|
@@ -55,25 +55,6 @@ int board_early_init_f(void)
|
|
mtebc(pb5ap, 0x00000000);
|
|
mtebc(pb5ap, 0x00000000);
|
|
mtebc(pb5cr, 0x00000000);
|
|
mtebc(pb5cr, 0x00000000);
|
|
|
|
|
|
- /*--------------------------------------------------------------------
|
|
|
|
- * Setup the interrupt controller polarities, triggers, etc.
|
|
|
|
- *-------------------------------------------------------------------*/
|
|
|
|
- mtdcr(uic0sr, 0xffffffff); /* clear all */
|
|
|
|
- mtdcr(uic0er, 0x00000000); /* disable all */
|
|
|
|
- mtdcr(uic0cr, 0x00000009); /* ATI & UIC1 crit are critical */
|
|
|
|
- mtdcr(uic0pr, 0xfffffe13); /* per ref-board manual */
|
|
|
|
- mtdcr(uic0tr, 0x01c00008); /* per ref-board manual */
|
|
|
|
- mtdcr(uic0vr, 0x00000001); /* int31 highest, base=0x000 */
|
|
|
|
- mtdcr(uic0sr, 0xffffffff); /* clear all */
|
|
|
|
-
|
|
|
|
- mtdcr(uic1sr, 0xffffffff); /* clear all */
|
|
|
|
- mtdcr(uic1er, 0x00000000); /* disable all */
|
|
|
|
- mtdcr(uic1cr, 0x00000000); /* all non-critical */
|
|
|
|
- mtdcr(uic1pr, 0xffffe0ff); /* per ref-board manual */
|
|
|
|
- mtdcr(uic1tr, 0x00ffc000); /* per ref-board manual */
|
|
|
|
- mtdcr(uic1vr, 0x00000001); /* int31 highest, base=0x000 */
|
|
|
|
- mtdcr(uic1sr, 0xffffffff); /* clear all */
|
|
|
|
-
|
|
|
|
/*--------------------------------------------------------------------
|
|
/*--------------------------------------------------------------------
|
|
* Setup the GPIO pins
|
|
* Setup the GPIO pins
|
|
*-------------------------------------------------------------------*/
|
|
*-------------------------------------------------------------------*/
|
|
@@ -107,6 +88,25 @@ int board_early_init_f(void)
|
|
out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0xaa);
|
|
out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0xaa);
|
|
out32(GPIO0_ISR2H, in32(GPIO0_ISR2H) | 0x00000500);
|
|
out32(GPIO0_ISR2H, in32(GPIO0_ISR2H) | 0x00000500);
|
|
|
|
|
|
|
|
+ /*--------------------------------------------------------------------
|
|
|
|
+ * Setup the interrupt controller polarities, triggers, etc.
|
|
|
|
+ *-------------------------------------------------------------------*/
|
|
|
|
+ mtdcr(uic0sr, 0xffffffff); /* clear all */
|
|
|
|
+ mtdcr(uic0er, 0x00000000); /* disable all */
|
|
|
|
+ mtdcr(uic0cr, 0x00000009); /* ATI & UIC1 crit are critical */
|
|
|
|
+ mtdcr(uic0pr, 0xfffffe13); /* per ref-board manual */
|
|
|
|
+ mtdcr(uic0tr, 0x01c00008); /* per ref-board manual */
|
|
|
|
+ mtdcr(uic0vr, 0x00000001); /* int31 highest, base=0x000 */
|
|
|
|
+ mtdcr(uic0sr, 0xffffffff); /* clear all */
|
|
|
|
+
|
|
|
|
+ mtdcr(uic1sr, 0xffffffff); /* clear all */
|
|
|
|
+ mtdcr(uic1er, 0x00000000); /* disable all */
|
|
|
|
+ mtdcr(uic1cr, 0x00000000); /* all non-critical */
|
|
|
|
+ mtdcr(uic1pr, 0xffffe0ff); /* per ref-board manual */
|
|
|
|
+ mtdcr(uic1tr, 0x00ffc000); /* per ref-board manual */
|
|
|
|
+ mtdcr(uic1vr, 0x00000001); /* int31 highest, base=0x000 */
|
|
|
|
+ mtdcr(uic1sr, 0xffffffff); /* clear all */
|
|
|
|
+
|
|
/*--------------------------------------------------------------------
|
|
/*--------------------------------------------------------------------
|
|
* Setup other serial configuration
|
|
* Setup other serial configuration
|
|
*-------------------------------------------------------------------*/
|
|
*-------------------------------------------------------------------*/
|