yosemite.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. *
  3. * See file CREDITS for list of people who contributed to this
  4. * project.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <common.h>
  22. #include <ppc4xx.h>
  23. #include <asm/processor.h>
  24. #include <spd_sdram.h>
  25. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  26. int board_early_init_f(void)
  27. {
  28. register uint reg;
  29. /*--------------------------------------------------------------------
  30. * Setup the external bus controller/chip selects
  31. *-------------------------------------------------------------------*/
  32. mtdcr(ebccfga, xbcfg);
  33. reg = mfdcr(ebccfgd);
  34. mtdcr(ebccfgd, reg | 0x04000000); /* Set ATC */
  35. mtebc(pb0ap, 0x03017300); /* FLASH/SRAM */
  36. mtebc(pb0cr, 0xfc0da000); /* BAS=0xfc0 64MB r/w 16-bit */
  37. mtebc(pb1ap, 0x00000000);
  38. mtebc(pb1cr, 0x00000000);
  39. mtebc(pb2ap, 0x04814500);
  40. /*CPLD*/ mtebc(pb2cr, 0x80018000); /*BAS=0x800 1MB r/w 8-bit */
  41. mtebc(pb3ap, 0x00000000);
  42. mtebc(pb3cr, 0x00000000);
  43. mtebc(pb4ap, 0x00000000);
  44. mtebc(pb4cr, 0x00000000);
  45. mtebc(pb5ap, 0x00000000);
  46. mtebc(pb5cr, 0x00000000);
  47. /*--------------------------------------------------------------------
  48. * Setup the GPIO pins
  49. *-------------------------------------------------------------------*/
  50. /*CPLD cs */
  51. /*setup Address lines for flash sizes larger than 16Meg. */
  52. out32(GPIO0_OSRL, in32(GPIO0_OSRL) | 0x40010000);
  53. out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x40010000);
  54. out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x40000000);
  55. /*setup emac */
  56. out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xC080);
  57. out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x40);
  58. out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x55);
  59. out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0x50004000);
  60. out32(GPIO0_ISR1H, in32(GPIO0_ISR1H) | 0x00440000);
  61. /*UART1 */
  62. out32(GPIO1_TCR, in32(GPIO1_TCR) | 0x02000000);
  63. out32(GPIO1_OSRL, in32(GPIO1_OSRL) | 0x00080000);
  64. out32(GPIO1_ISR2L, in32(GPIO1_ISR2L) | 0x00010000);
  65. /* external interrupts IRQ0...3 */
  66. out32(GPIO1_TCR, in32(GPIO1_TCR) & ~0x0f000000);
  67. out32(GPIO1_TSRL, in32(GPIO1_TSRL) & ~0x00005500);
  68. out32(GPIO1_ISR1L, in32(GPIO1_ISR1L) | 0x00005500);
  69. /*setup USB 2.0 */
  70. out32(GPIO1_TCR, in32(GPIO1_TCR) | 0xc0000000);
  71. out32(GPIO1_OSRL, in32(GPIO1_OSRL) | 0x50000000);
  72. out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xf);
  73. out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0xaa);
  74. out32(GPIO0_ISR2H, in32(GPIO0_ISR2H) | 0x00000500);
  75. /*--------------------------------------------------------------------
  76. * Setup the interrupt controller polarities, triggers, etc.
  77. *-------------------------------------------------------------------*/
  78. mtdcr(uic0sr, 0xffffffff); /* clear all */
  79. mtdcr(uic0er, 0x00000000); /* disable all */
  80. mtdcr(uic0cr, 0x00000009); /* ATI & UIC1 crit are critical */
  81. mtdcr(uic0pr, 0xfffffe13); /* per ref-board manual */
  82. mtdcr(uic0tr, 0x01c00008); /* per ref-board manual */
  83. mtdcr(uic0vr, 0x00000001); /* int31 highest, base=0x000 */
  84. mtdcr(uic0sr, 0xffffffff); /* clear all */
  85. mtdcr(uic1sr, 0xffffffff); /* clear all */
  86. mtdcr(uic1er, 0x00000000); /* disable all */
  87. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  88. mtdcr(uic1pr, 0xffffe0ff); /* per ref-board manual */
  89. mtdcr(uic1tr, 0x00ffc000); /* per ref-board manual */
  90. mtdcr(uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  91. mtdcr(uic1sr, 0xffffffff); /* clear all */
  92. /*--------------------------------------------------------------------
  93. * Setup other serial configuration
  94. *-------------------------------------------------------------------*/
  95. mfsdr(sdr_pci0, reg);
  96. mtsdr(sdr_pci0, 0x80000000 | reg); /* PCI arbiter enabled */
  97. mtsdr(sdr_pfc0, 0x00003e00); /* Pin function */
  98. mtsdr(sdr_pfc1, 0x00048000); /* Pin function: UART0 has 4 pins */
  99. /*clear tmrclk divisor */
  100. *(unsigned char *)(CFG_BCSR_BASE | 0x04) = 0x00;
  101. /*enable ethernet */
  102. *(unsigned char *)(CFG_BCSR_BASE | 0x08) = 0xf0;
  103. /*enable usb 1.1 fs device and remove usb 2.0 reset */
  104. *(unsigned char *)(CFG_BCSR_BASE | 0x09) = 0x00;
  105. /*get rid of flash write protect */
  106. *(unsigned char *)(CFG_BCSR_BASE | 0x07) = 0x40;
  107. return 0;
  108. }
  109. int misc_init_r (void)
  110. {
  111. DECLARE_GLOBAL_DATA_PTR;
  112. uint pbcr;
  113. int size_val = 0;
  114. /* Re-do sizing to get full correct info */
  115. mtdcr(ebccfga, pb0cr);
  116. pbcr = mfdcr(ebccfgd);
  117. switch (gd->bd->bi_flashsize) {
  118. case 1 << 20:
  119. size_val = 0;
  120. break;
  121. case 2 << 20:
  122. size_val = 1;
  123. break;
  124. case 4 << 20:
  125. size_val = 2;
  126. break;
  127. case 8 << 20:
  128. size_val = 3;
  129. break;
  130. case 16 << 20:
  131. size_val = 4;
  132. break;
  133. case 32 << 20:
  134. size_val = 5;
  135. break;
  136. case 64 << 20:
  137. size_val = 6;
  138. break;
  139. case 128 << 20:
  140. size_val = 7;
  141. break;
  142. }
  143. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  144. mtdcr(ebccfga, pb0cr);
  145. mtdcr(ebccfgd, pbcr);
  146. /* Monitor protection ON by default */
  147. (void)flash_protect(FLAG_PROTECT_SET,
  148. -CFG_MONITOR_LEN,
  149. 0xffffffff,
  150. &flash_info[0]);
  151. return 0;
  152. }
  153. int checkboard(void)
  154. {
  155. sys_info_t sysinfo;
  156. unsigned char *s = getenv("serial#");
  157. get_sys_info(&sysinfo);
  158. printf("Board: Yosemite - AMCC PPC440EP Evaluation Board");
  159. if (s != NULL) {
  160. puts(", serial# ");
  161. puts(s);
  162. }
  163. putc('\n');
  164. printf("\tVCO: %lu MHz\n", sysinfo.freqVCOMhz / 1000000);
  165. printf("\tCPU: %lu MHz\n", sysinfo.freqProcessor / 1000000);
  166. printf("\tPLB: %lu MHz\n", sysinfo.freqPLB / 1000000);
  167. printf("\tOPB: %lu MHz\n", sysinfo.freqOPB / 1000000);
  168. printf("\tEPB: %lu MHz\n", sysinfo.freqEPB / 1000000);
  169. printf("\tPCI: %lu MHz\n", sysinfo.freqPCI / 1000000);
  170. return (0);
  171. }
  172. /*************************************************************************
  173. * sdram_init -- doesn't use serial presence detect.
  174. *
  175. * Assumes: 256 MB, ECC, non-registered
  176. * PLB @ 133 MHz
  177. *
  178. ************************************************************************/
  179. void sdram_init(void)
  180. {
  181. register uint reg;
  182. /*--------------------------------------------------------------------
  183. * Setup some default
  184. *------------------------------------------------------------------*/
  185. mtsdram(mem_uabba, 0x00000000); /* ubba=0 (default) */
  186. mtsdram(mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
  187. mtsdram(mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
  188. mtsdram(mem_clktr, 0x40000000); /* ?? */
  189. mtsdram(mem_wddctr, 0x40000000); /* ?? */
  190. /*clear this first, if the DDR is enabled by a debugger
  191. then you can not make changes. */
  192. mtsdram(mem_cfg0, 0x00000000); /* Disable EEC */
  193. /*--------------------------------------------------------------------
  194. * Setup for board-specific specific mem
  195. *------------------------------------------------------------------*/
  196. /*
  197. * Following for CAS Latency = 2.5 @ 133 MHz PLB
  198. */
  199. mtsdram(mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
  200. mtsdram(mem_b1cr, 0x080a4001); /* SDBA=0x080 128MB, Mode 3, enabled */
  201. mtsdram(mem_tr0, 0x410a4012); /* ?? */
  202. mtsdram(mem_tr1, 0x8080080b); /* ?? */
  203. mtsdram(mem_rtr, 0x04080000); /* ?? */
  204. mtsdram(mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
  205. mtsdram(mem_cfg0, 0x34000000); /* Disable EEC */
  206. udelay(400); /* Delay 200 usecs (min) */
  207. /*--------------------------------------------------------------------
  208. * Enable the controller, then wait for DCEN to complete
  209. *------------------------------------------------------------------*/
  210. mtsdram(mem_cfg0, 0x84000000); /* Enable */
  211. for (;;) {
  212. mfsdram(mem_mcsts, reg);
  213. if (reg & 0x80000000)
  214. break;
  215. }
  216. }
  217. /*************************************************************************
  218. * long int initdram
  219. *
  220. ************************************************************************/
  221. long int initdram(int board)
  222. {
  223. sdram_init();
  224. return CFG_SDRAM_BANKS * (CFG_KBYTES_SDRAM * 1024); /* return bytes */
  225. }
  226. #if defined(CFG_DRAM_TEST)
  227. int testdram(void)
  228. {
  229. unsigned long *mem = (unsigned long *)0;
  230. const unsigned long kend = (1024 / sizeof(unsigned long));
  231. unsigned long k, n;
  232. mtmsr(0);
  233. for (k = 0; k < CFG_KBYTES_SDRAM;
  234. ++k, mem += (1024 / sizeof(unsigned long))) {
  235. if ((k & 1023) == 0) {
  236. printf("%3d MB\r", k / 1024);
  237. }
  238. memset(mem, 0xaaaaaaaa, 1024);
  239. for (n = 0; n < kend; ++n) {
  240. if (mem[n] != 0xaaaaaaaa) {
  241. printf("SDRAM test fails at: %08x\n",
  242. (uint) & mem[n]);
  243. return 1;
  244. }
  245. }
  246. memset(mem, 0x55555555, 1024);
  247. for (n = 0; n < kend; ++n) {
  248. if (mem[n] != 0x55555555) {
  249. printf("SDRAM test fails at: %08x\n",
  250. (uint) & mem[n]);
  251. return 1;
  252. }
  253. }
  254. }
  255. printf("SDRAM test passes\n");
  256. return 0;
  257. }
  258. #endif
  259. /*************************************************************************
  260. * pci_pre_init
  261. *
  262. * This routine is called just prior to registering the hose and gives
  263. * the board the opportunity to check things. Returning a value of zero
  264. * indicates that things are bad & PCI initialization should be aborted.
  265. *
  266. * Different boards may wish to customize the pci controller structure
  267. * (add regions, override default access routines, etc) or perform
  268. * certain pre-initialization actions.
  269. *
  270. ************************************************************************/
  271. #if defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT)
  272. int pci_pre_init(struct pci_controller *hose)
  273. {
  274. unsigned long strap;
  275. unsigned long addr;
  276. /*--------------------------------------------------------------------------+
  277. * Bamboo is always configured as the host & requires the
  278. * PCI arbiter to be enabled.
  279. *--------------------------------------------------------------------------*/
  280. mfsdr(sdr_sdstp1, strap);
  281. if ((strap & SDR0_SDSTP1_PAE_MASK) == 0) {
  282. printf("PCI: SDR0_STRP1[PAE] not set.\n");
  283. printf("PCI: Configuration aborted.\n");
  284. return 0;
  285. }
  286. /*-------------------------------------------------------------------------+
  287. | Set priority for all PLB3 devices to 0.
  288. | Set PLB3 arbiter to fair mode.
  289. +-------------------------------------------------------------------------*/
  290. mfsdr(sdr_amp1, addr);
  291. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  292. addr = mfdcr(plb3_acr);
  293. mtdcr(plb3_acr, addr | 0x80000000);
  294. /*-------------------------------------------------------------------------+
  295. | Set priority for all PLB4 devices to 0.
  296. +-------------------------------------------------------------------------*/
  297. mfsdr(sdr_amp0, addr);
  298. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  299. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  300. mtdcr(plb4_acr, addr);
  301. /*-------------------------------------------------------------------------+
  302. | Set Nebula PLB4 arbiter to fair mode.
  303. +-------------------------------------------------------------------------*/
  304. /* Segment0 */
  305. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  306. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  307. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  308. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  309. mtdcr(plb0_acr, addr);
  310. /* Segment1 */
  311. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  312. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  313. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  314. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  315. mtdcr(plb1_acr, addr);
  316. return 1;
  317. }
  318. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) */
  319. /*************************************************************************
  320. * pci_target_init
  321. *
  322. * The bootstrap configuration provides default settings for the pci
  323. * inbound map (PIM). But the bootstrap config choices are limited and
  324. * may not be sufficient for a given board.
  325. *
  326. ************************************************************************/
  327. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  328. void pci_target_init(struct pci_controller *hose)
  329. {
  330. /*--------------------------------------------------------------------------+
  331. * Set up Direct MMIO registers
  332. *--------------------------------------------------------------------------*/
  333. /*--------------------------------------------------------------------------+
  334. | PowerPC440 EP PCI Master configuration.
  335. | Map one 1Gig range of PLB/processor addresses to PCI memory space.
  336. | PLB address 0xA0000000-0xDFFFFFFF ==> PCI address 0xA0000000-0xDFFFFFFF
  337. | Use byte reversed out routines to handle endianess.
  338. | Make this region non-prefetchable.
  339. +--------------------------------------------------------------------------*/
  340. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  341. out32r(PCIX0_PMM0LA, CFG_PCI_MEMBASE); /* PMM0 Local Address */
  342. out32r(PCIX0_PMM0PCILA, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
  343. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  344. out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  345. out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  346. out32r(PCIX0_PMM1LA, CFG_PCI_MEMBASE2); /* PMM0 Local Address */
  347. out32r(PCIX0_PMM1PCILA, CFG_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  348. out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
  349. out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  350. out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
  351. out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
  352. out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
  353. out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
  354. /*--------------------------------------------------------------------------+
  355. * Set up Configuration registers
  356. *--------------------------------------------------------------------------*/
  357. /* Program the board's subsystem id/vendor id */
  358. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  359. CFG_PCI_SUBSYS_VENDORID);
  360. pci_write_config_word(0, PCI_SUBSYSTEM_ID, CFG_PCI_SUBSYS_ID);
  361. /* Configure command register as bus master */
  362. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  363. /* 240nS PCI clock */
  364. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  365. /* No error reporting */
  366. pci_write_config_word(0, PCI_ERREN, 0);
  367. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  368. }
  369. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  370. /*************************************************************************
  371. * pci_master_init
  372. *
  373. ************************************************************************/
  374. #if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
  375. void pci_master_init(struct pci_controller *hose)
  376. {
  377. unsigned short temp_short;
  378. /*--------------------------------------------------------------------------+
  379. | Write the PowerPC440 EP PCI Configuration regs.
  380. | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  381. | Enable PowerPC440 EP to act as a PCI memory target (PTM).
  382. +--------------------------------------------------------------------------*/
  383. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  384. pci_write_config_word(0, PCI_COMMAND,
  385. temp_short | PCI_COMMAND_MASTER |
  386. PCI_COMMAND_MEMORY);
  387. }
  388. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
  389. /*************************************************************************
  390. * is_pci_host
  391. *
  392. * This routine is called to determine if a pci scan should be
  393. * performed. With various hardware environments (especially cPCI and
  394. * PPMC) it's insufficient to depend on the state of the arbiter enable
  395. * bit in the strap register, or generic host/adapter assumptions.
  396. *
  397. * Rather than hard-code a bad assumption in the general 440 code, the
  398. * 440 pci code requires the board to decide at runtime.
  399. *
  400. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  401. *
  402. *
  403. ************************************************************************/
  404. #if defined(CONFIG_PCI)
  405. int is_pci_host(struct pci_controller *hose)
  406. {
  407. /* Bamboo is always configured as host. */
  408. return (1);
  409. }
  410. #endif /* defined(CONFIG_PCI) */
  411. /*************************************************************************
  412. * hw_watchdog_reset
  413. *
  414. * This routine is called to reset (keep alive) the watchdog timer
  415. *
  416. ************************************************************************/
  417. #if defined(CONFIG_HW_WATCHDOG)
  418. void hw_watchdog_reset(void)
  419. {
  420. }
  421. #endif