tsb.S 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /* tsb.S: Sparc64 TSB table handling.
  2. *
  3. * Copyright (C) 2006 David S. Miller <davem@davemloft.net>
  4. */
  5. #include <asm/tsb.h>
  6. #include <asm/hypervisor.h>
  7. .text
  8. .align 32
  9. /* Invoked from TLB miss handler, we are in the
  10. * MMU global registers and they are setup like
  11. * this:
  12. *
  13. * %g1: TSB entry pointer
  14. * %g2: available temporary
  15. * %g3: FAULT_CODE_{D,I}TLB
  16. * %g4: available temporary
  17. * %g5: available temporary
  18. * %g6: TAG TARGET
  19. * %g7: available temporary, will be loaded by us with
  20. * the physical address base of the linux page
  21. * tables for the current address space
  22. */
  23. tsb_miss_dtlb:
  24. mov TLB_TAG_ACCESS, %g4
  25. ba,pt %xcc, tsb_miss_page_table_walk
  26. ldxa [%g4] ASI_DMMU, %g4
  27. tsb_miss_itlb:
  28. mov TLB_TAG_ACCESS, %g4
  29. ba,pt %xcc, tsb_miss_page_table_walk
  30. ldxa [%g4] ASI_IMMU, %g4
  31. /* At this point we have:
  32. * %g4 -- missing virtual address
  33. * %g1 -- TSB entry address
  34. * %g6 -- TAG TARGET ((vaddr >> 22) | (ctx << 48))
  35. */
  36. tsb_miss_page_table_walk:
  37. TRAP_LOAD_PGD_PHYS(%g7, %g5)
  38. /* And now we have the PGD base physical address in %g7. */
  39. tsb_miss_page_table_walk_sun4v_fastpath:
  40. USER_PGTABLE_WALK_TL1(%g4, %g7, %g5, %g2, tsb_do_fault)
  41. tsb_reload:
  42. TSB_LOCK_TAG(%g1, %g2, %g7)
  43. /* Load and check PTE. */
  44. ldxa [%g5] ASI_PHYS_USE_EC, %g5
  45. brgez,a,pn %g5, tsb_do_fault
  46. TSB_STORE(%g1, %g0)
  47. /* If it is larger than the base page size, don't
  48. * bother putting it into the TSB.
  49. */
  50. srlx %g5, 32, %g2
  51. sethi %hi(_PAGE_ALL_SZ_BITS >> 32), %g7
  52. and %g2, %g7, %g2
  53. sethi %hi(_PAGE_SZBITS >> 32), %g7
  54. cmp %g2, %g7
  55. bne,a,pn %xcc, tsb_tlb_reload
  56. TSB_STORE(%g1, %g0)
  57. TSB_WRITE(%g1, %g5, %g6)
  58. /* Finally, load TLB and return from trap. */
  59. tsb_tlb_reload:
  60. cmp %g3, FAULT_CODE_DTLB
  61. bne,pn %xcc, tsb_itlb_load
  62. nop
  63. tsb_dtlb_load:
  64. 661: stxa %g5, [%g0] ASI_DTLB_DATA_IN
  65. retry
  66. .section .sun4v_2insn_patch, "ax"
  67. .word 661b
  68. nop
  69. nop
  70. .previous
  71. /* For sun4v the ASI_DTLB_DATA_IN store and the retry
  72. * instruction get nop'd out and we get here to branch
  73. * to the sun4v tlb load code. The registers are setup
  74. * as follows:
  75. *
  76. * %g4: vaddr
  77. * %g5: PTE
  78. * %g6: TAG
  79. *
  80. * The sun4v TLB load wants the PTE in %g3 so we fix that
  81. * up here.
  82. */
  83. ba,pt %xcc, sun4v_dtlb_load
  84. mov %g5, %g3
  85. tsb_itlb_load:
  86. 661: stxa %g5, [%g0] ASI_ITLB_DATA_IN
  87. retry
  88. .section .sun4v_2insn_patch, "ax"
  89. .word 661b
  90. nop
  91. nop
  92. .previous
  93. /* For sun4v the ASI_ITLB_DATA_IN store and the retry
  94. * instruction get nop'd out and we get here to branch
  95. * to the sun4v tlb load code. The registers are setup
  96. * as follows:
  97. *
  98. * %g4: vaddr
  99. * %g5: PTE
  100. * %g6: TAG
  101. *
  102. * The sun4v TLB load wants the PTE in %g3 so we fix that
  103. * up here.
  104. */
  105. ba,pt %xcc, sun4v_itlb_load
  106. mov %g5, %g3
  107. /* No valid entry in the page tables, do full fault
  108. * processing.
  109. */
  110. .globl tsb_do_fault
  111. tsb_do_fault:
  112. cmp %g3, FAULT_CODE_DTLB
  113. 661: rdpr %pstate, %g5
  114. wrpr %g5, PSTATE_AG | PSTATE_MG, %pstate
  115. .section .sun4v_2insn_patch, "ax"
  116. .word 661b
  117. nop
  118. nop
  119. .previous
  120. bne,pn %xcc, tsb_do_itlb_fault
  121. nop
  122. tsb_do_dtlb_fault:
  123. rdpr %tl, %g3
  124. cmp %g3, 1
  125. 661: mov TLB_TAG_ACCESS, %g4
  126. ldxa [%g4] ASI_DMMU, %g5
  127. .section .sun4v_2insn_patch, "ax"
  128. .word 661b
  129. mov %g4, %g5
  130. nop
  131. .previous
  132. be,pt %xcc, sparc64_realfault_common
  133. mov FAULT_CODE_DTLB, %g4
  134. ba,pt %xcc, winfix_trampoline
  135. nop
  136. tsb_do_itlb_fault:
  137. rdpr %tpc, %g5
  138. ba,pt %xcc, sparc64_realfault_common
  139. mov FAULT_CODE_ITLB, %g4
  140. .globl sparc64_realfault_common
  141. sparc64_realfault_common:
  142. /* fault code in %g4, fault address in %g5, etrap will
  143. * preserve these two values in %l4 and %l5 respectively
  144. */
  145. ba,pt %xcc, etrap ! Save trap state
  146. 1: rd %pc, %g7 ! ...
  147. stb %l4, [%g6 + TI_FAULT_CODE] ! Save fault code
  148. stx %l5, [%g6 + TI_FAULT_ADDR] ! Save fault address
  149. call do_sparc64_fault ! Call fault handler
  150. add %sp, PTREGS_OFF, %o0 ! Compute pt_regs arg
  151. ba,pt %xcc, rtrap_clr_l6 ! Restore cpu state
  152. nop ! Delay slot (fill me)
  153. winfix_trampoline:
  154. rdpr %tpc, %g3 ! Prepare winfixup TNPC
  155. or %g3, 0x7c, %g3 ! Compute branch offset
  156. wrpr %g3, %tnpc ! Write it into TNPC
  157. done ! Trap return
  158. /* Insert an entry into the TSB.
  159. *
  160. * %o0: TSB entry pointer (virt or phys address)
  161. * %o1: tag
  162. * %o2: pte
  163. */
  164. .align 32
  165. .globl __tsb_insert
  166. __tsb_insert:
  167. rdpr %pstate, %o5
  168. wrpr %o5, PSTATE_IE, %pstate
  169. TSB_LOCK_TAG(%o0, %g2, %g3)
  170. TSB_WRITE(%o0, %o2, %o1)
  171. wrpr %o5, %pstate
  172. retl
  173. nop
  174. /* Flush the given TSB entry if it has the matching
  175. * tag.
  176. *
  177. * %o0: TSB entry pointer (virt or phys address)
  178. * %o1: tag
  179. */
  180. .align 32
  181. .globl tsb_flush
  182. tsb_flush:
  183. sethi %hi(TSB_TAG_LOCK_HIGH), %g2
  184. 1: TSB_LOAD_TAG(%o0, %g1)
  185. srlx %g1, 32, %o3
  186. andcc %o3, %g2, %g0
  187. bne,pn %icc, 1b
  188. membar #LoadLoad
  189. cmp %g1, %o1
  190. bne,pt %xcc, 2f
  191. clr %o3
  192. TSB_CAS_TAG(%o0, %g1, %o3)
  193. cmp %g1, %o3
  194. bne,pn %xcc, 1b
  195. nop
  196. 2: retl
  197. TSB_MEMBAR
  198. /* Reload MMU related context switch state at
  199. * schedule() time.
  200. *
  201. * %o0: page table physical address
  202. * %o1: TSB register value
  203. * %o2: TSB virtual address
  204. * %o3: TSB mapping locked PTE
  205. * %o4: Hypervisor TSB descriptor physical address
  206. *
  207. * We have to run this whole thing with interrupts
  208. * disabled so that the current cpu doesn't change
  209. * due to preemption.
  210. */
  211. .align 32
  212. .globl __tsb_context_switch
  213. __tsb_context_switch:
  214. rdpr %pstate, %o5
  215. wrpr %o5, PSTATE_IE, %pstate
  216. ldub [%g6 + TI_CPU], %g1
  217. sethi %hi(trap_block), %g2
  218. sllx %g1, TRAP_BLOCK_SZ_SHIFT, %g1
  219. or %g2, %lo(trap_block), %g2
  220. add %g2, %g1, %g2
  221. stx %o0, [%g2 + TRAP_PER_CPU_PGD_PADDR]
  222. sethi %hi(tlb_type), %g1
  223. lduw [%g1 + %lo(tlb_type)], %g1
  224. cmp %g1, 3
  225. bne,pt %icc, 1f
  226. nop
  227. /* Hypervisor TSB switch. */
  228. mov SCRATCHPAD_UTSBREG1, %g1
  229. stxa %o1, [%g1] ASI_SCRATCHPAD
  230. mov -1, %g2
  231. mov SCRATCHPAD_UTSBREG2, %g1
  232. stxa %g2, [%g1] ASI_SCRATCHPAD
  233. mov HV_FAST_MMU_TSB_CTXNON0, %o5
  234. mov 1, %o0
  235. mov %o4, %o1
  236. ta HV_FAST_TRAP
  237. ba,pt %xcc, 9f
  238. nop
  239. /* SUN4U TSB switch. */
  240. 1: mov TSB_REG, %g1
  241. stxa %o1, [%g1] ASI_DMMU
  242. membar #Sync
  243. stxa %o1, [%g1] ASI_IMMU
  244. membar #Sync
  245. 2: brz %o2, 9f
  246. nop
  247. sethi %hi(sparc64_highest_unlocked_tlb_ent), %g2
  248. mov TLB_TAG_ACCESS, %g1
  249. lduw [%g2 + %lo(sparc64_highest_unlocked_tlb_ent)], %g2
  250. stxa %o2, [%g1] ASI_DMMU
  251. membar #Sync
  252. sllx %g2, 3, %g2
  253. stxa %o3, [%g2] ASI_DTLB_DATA_ACCESS
  254. membar #Sync
  255. 9:
  256. wrpr %o5, %pstate
  257. retl
  258. nop