clock-sh7785.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126
  1. /*
  2. * arch/sh/kernel/cpu/sh4a/clock-sh7785.c
  3. *
  4. * SH7785 support for the clock framework
  5. *
  6. * Copyright (C) 2007 - 2009 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/kernel.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <linux/cpufreq.h>
  17. #include <asm/clock.h>
  18. #include <asm/freq.h>
  19. #include <cpu/sh7785.h>
  20. /*
  21. * Default rate for the root input clock, reset this with clk_set_rate()
  22. * from the platform code.
  23. */
  24. static struct clk extal_clk = {
  25. .name = "extal",
  26. .id = -1,
  27. .rate = 33333333,
  28. };
  29. static unsigned long pll_recalc(struct clk *clk)
  30. {
  31. int multiplier;
  32. multiplier = test_mode_pin(MODE_PIN4) ? 36 : 72;
  33. return clk->parent->rate * multiplier;
  34. }
  35. static struct clk_ops pll_clk_ops = {
  36. .recalc = pll_recalc,
  37. };
  38. static struct clk pll_clk = {
  39. .name = "pll_clk",
  40. .id = -1,
  41. .ops = &pll_clk_ops,
  42. .parent = &extal_clk,
  43. .flags = CLK_ENABLE_ON_INIT,
  44. };
  45. static struct clk *clks[] = {
  46. &extal_clk,
  47. &pll_clk,
  48. };
  49. static unsigned int div2[] = { 1, 2, 4, 6, 8, 12, 16, 18,
  50. 24, 32, 36, 48 };
  51. static struct clk_div_mult_table div4_table = {
  52. .divisors = div2,
  53. .nr_divisors = ARRAY_SIZE(div2),
  54. };
  55. enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_GA,
  56. DIV4_DU, DIV4_P, DIV4_NR };
  57. #define DIV4(_str, _bit, _mask, _flags) \
  58. SH_CLK_DIV4(_str, &pll_clk, FRQMR1, _bit, _mask, _flags)
  59. struct clk div4_clks[DIV4_NR] = {
  60. [DIV4_P] = DIV4("peripheral_clk", 0, 0x0f80, 0),
  61. [DIV4_DU] = DIV4("du_clk", 4, 0x0ff0, 0),
  62. [DIV4_GA] = DIV4("ga_clk", 8, 0x0030, 0),
  63. [DIV4_DDR] = DIV4("ddr_clk", 12, 0x000c, CLK_ENABLE_ON_INIT),
  64. [DIV4_B] = DIV4("bus_clk", 16, 0x0fe0, CLK_ENABLE_ON_INIT),
  65. [DIV4_SH] = DIV4("shyway_clk", 20, 0x000c, CLK_ENABLE_ON_INIT),
  66. [DIV4_U] = DIV4("umem_clk", 24, 0x000c, CLK_ENABLE_ON_INIT),
  67. [DIV4_I] = DIV4("cpu_clk", 28, 0x000e, CLK_ENABLE_ON_INIT),
  68. };
  69. #define MSTPCR0 0xffc80030
  70. #define MSTPCR1 0xffc80034
  71. static struct clk mstp_clks[] = {
  72. /* MSTPCR0 */
  73. SH_CLK_MSTP32("scif_fck", 5, &div4_clks[DIV4_P], MSTPCR0, 29, 0),
  74. SH_CLK_MSTP32("scif_fck", 4, &div4_clks[DIV4_P], MSTPCR0, 28, 0),
  75. SH_CLK_MSTP32("scif_fck", 3, &div4_clks[DIV4_P], MSTPCR0, 27, 0),
  76. SH_CLK_MSTP32("scif_fck", 2, &div4_clks[DIV4_P], MSTPCR0, 26, 0),
  77. SH_CLK_MSTP32("scif_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 25, 0),
  78. SH_CLK_MSTP32("scif_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 24, 0),
  79. SH_CLK_MSTP32("ssi_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 21, 0),
  80. SH_CLK_MSTP32("ssi_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 20, 0),
  81. SH_CLK_MSTP32("hac_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 17, 0),
  82. SH_CLK_MSTP32("hac_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 16, 0),
  83. SH_CLK_MSTP32("mmcif_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 13, 0),
  84. SH_CLK_MSTP32("flctl_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 12, 0),
  85. SH_CLK_MSTP32("tmu345_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 9, 0),
  86. SH_CLK_MSTP32("tmu012_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 8, 0),
  87. SH_CLK_MSTP32("siof_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 3, 0),
  88. SH_CLK_MSTP32("hspi_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 2, 0),
  89. /* MSTPCR1 */
  90. SH_CLK_MSTP32("hudi_fck", -1, NULL, MSTPCR1, 19, 0),
  91. SH_CLK_MSTP32("ubc_fck", -1, NULL, MSTPCR1, 17, 0),
  92. SH_CLK_MSTP32("dmac_11_6_fck", -1, NULL, MSTPCR1, 5, 0),
  93. SH_CLK_MSTP32("dmac_5_0_fck", -1, NULL, MSTPCR1, 4, 0),
  94. SH_CLK_MSTP32("gdta_fck", -1, NULL, MSTPCR1, 0, 0),
  95. };
  96. int __init arch_clk_init(void)
  97. {
  98. int i, ret = 0;
  99. for (i = 0; i < ARRAY_SIZE(clks); i++)
  100. ret |= clk_register(clks[i]);
  101. if (!ret)
  102. ret = sh_clk_div4_register(div4_clks, ARRAY_SIZE(div4_clks),
  103. &div4_table);
  104. if (!ret)
  105. ret = sh_clk_mstp32_register(mstp_clks, ARRAY_SIZE(mstp_clks));
  106. return ret;
  107. }