perf_event.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699
  1. /*
  2. * Performance events x86 architecture header
  3. *
  4. * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
  5. * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
  6. * Copyright (C) 2009 Jaswinder Singh Rajput
  7. * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
  8. * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
  9. * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
  10. * Copyright (C) 2009 Google, Inc., Stephane Eranian
  11. *
  12. * For licencing details see kernel-base/COPYING
  13. */
  14. #include <linux/perf_event.h>
  15. #if 0
  16. #undef wrmsrl
  17. #define wrmsrl(msr, val) \
  18. do { \
  19. unsigned int _msr = (msr); \
  20. u64 _val = (val); \
  21. trace_printk("wrmsrl(%x, %Lx)\n", (unsigned int)(_msr), \
  22. (unsigned long long)(_val)); \
  23. native_write_msr((_msr), (u32)(_val), (u32)(_val >> 32)); \
  24. } while (0)
  25. #endif
  26. /*
  27. * | NHM/WSM | SNB |
  28. * register -------------------------------
  29. * | HT | no HT | HT | no HT |
  30. *-----------------------------------------
  31. * offcore | core | core | cpu | core |
  32. * lbr_sel | core | core | cpu | core |
  33. * ld_lat | cpu | core | cpu | core |
  34. *-----------------------------------------
  35. *
  36. * Given that there is a small number of shared regs,
  37. * we can pre-allocate their slot in the per-cpu
  38. * per-core reg tables.
  39. */
  40. enum extra_reg_type {
  41. EXTRA_REG_NONE = -1, /* not used */
  42. EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
  43. EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
  44. EXTRA_REG_LBR = 2, /* lbr_select */
  45. EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
  46. EXTRA_REG_MAX /* number of entries needed */
  47. };
  48. struct event_constraint {
  49. union {
  50. unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  51. u64 idxmsk64;
  52. };
  53. u64 code;
  54. u64 cmask;
  55. int weight;
  56. int overlap;
  57. int flags;
  58. };
  59. /*
  60. * struct event_constraint flags
  61. */
  62. #define PERF_X86_EVENT_PEBS_LDLAT 0x1 /* ld+ldlat data address sampling */
  63. #define PERF_X86_EVENT_PEBS_ST 0x2 /* st data address sampling */
  64. struct amd_nb {
  65. int nb_id; /* NorthBridge id */
  66. int refcnt; /* reference count */
  67. struct perf_event *owners[X86_PMC_IDX_MAX];
  68. struct event_constraint event_constraints[X86_PMC_IDX_MAX];
  69. };
  70. /* The maximal number of PEBS events: */
  71. #define MAX_PEBS_EVENTS 8
  72. /*
  73. * A debug store configuration.
  74. *
  75. * We only support architectures that use 64bit fields.
  76. */
  77. struct debug_store {
  78. u64 bts_buffer_base;
  79. u64 bts_index;
  80. u64 bts_absolute_maximum;
  81. u64 bts_interrupt_threshold;
  82. u64 pebs_buffer_base;
  83. u64 pebs_index;
  84. u64 pebs_absolute_maximum;
  85. u64 pebs_interrupt_threshold;
  86. u64 pebs_event_reset[MAX_PEBS_EVENTS];
  87. };
  88. /*
  89. * Per register state.
  90. */
  91. struct er_account {
  92. raw_spinlock_t lock; /* per-core: protect structure */
  93. u64 config; /* extra MSR config */
  94. u64 reg; /* extra MSR number */
  95. atomic_t ref; /* reference count */
  96. };
  97. /*
  98. * Per core/cpu state
  99. *
  100. * Used to coordinate shared registers between HT threads or
  101. * among events on a single PMU.
  102. */
  103. struct intel_shared_regs {
  104. struct er_account regs[EXTRA_REG_MAX];
  105. int refcnt; /* per-core: #HT threads */
  106. unsigned core_id; /* per-core: core id */
  107. };
  108. #define MAX_LBR_ENTRIES 16
  109. struct cpu_hw_events {
  110. /*
  111. * Generic x86 PMC bits
  112. */
  113. struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
  114. unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  115. unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  116. int enabled;
  117. int n_events;
  118. int n_added;
  119. int n_txn;
  120. int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
  121. u64 tags[X86_PMC_IDX_MAX];
  122. struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
  123. unsigned int group_flag;
  124. int is_fake;
  125. /*
  126. * Intel DebugStore bits
  127. */
  128. struct debug_store *ds;
  129. u64 pebs_enabled;
  130. /*
  131. * Intel LBR bits
  132. */
  133. int lbr_users;
  134. void *lbr_context;
  135. struct perf_branch_stack lbr_stack;
  136. struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
  137. struct er_account *lbr_sel;
  138. u64 br_sel;
  139. /*
  140. * Intel host/guest exclude bits
  141. */
  142. u64 intel_ctrl_guest_mask;
  143. u64 intel_ctrl_host_mask;
  144. struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
  145. /*
  146. * manage shared (per-core, per-cpu) registers
  147. * used on Intel NHM/WSM/SNB
  148. */
  149. struct intel_shared_regs *shared_regs;
  150. /*
  151. * AMD specific bits
  152. */
  153. struct amd_nb *amd_nb;
  154. /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
  155. u64 perf_ctr_virt_mask;
  156. void *kfree_on_online;
  157. };
  158. #define __EVENT_CONSTRAINT(c, n, m, w, o, f) {\
  159. { .idxmsk64 = (n) }, \
  160. .code = (c), \
  161. .cmask = (m), \
  162. .weight = (w), \
  163. .overlap = (o), \
  164. .flags = f, \
  165. }
  166. #define EVENT_CONSTRAINT(c, n, m) \
  167. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
  168. /*
  169. * The overlap flag marks event constraints with overlapping counter
  170. * masks. This is the case if the counter mask of such an event is not
  171. * a subset of any other counter mask of a constraint with an equal or
  172. * higher weight, e.g.:
  173. *
  174. * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
  175. * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
  176. * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
  177. *
  178. * The event scheduler may not select the correct counter in the first
  179. * cycle because it needs to know which subsequent events will be
  180. * scheduled. It may fail to schedule the events then. So we set the
  181. * overlap flag for such constraints to give the scheduler a hint which
  182. * events to select for counter rescheduling.
  183. *
  184. * Care must be taken as the rescheduling algorithm is O(n!) which
  185. * will increase scheduling cycles for an over-commited system
  186. * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
  187. * and its counter masks must be kept at a minimum.
  188. */
  189. #define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
  190. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
  191. /*
  192. * Constraint on the Event code.
  193. */
  194. #define INTEL_EVENT_CONSTRAINT(c, n) \
  195. EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
  196. /*
  197. * Constraint on the Event code + UMask + fixed-mask
  198. *
  199. * filter mask to validate fixed counter events.
  200. * the following filters disqualify for fixed counters:
  201. * - inv
  202. * - edge
  203. * - cnt-mask
  204. * The other filters are supported by fixed counters.
  205. * The any-thread option is supported starting with v3.
  206. */
  207. #define FIXED_EVENT_CONSTRAINT(c, n) \
  208. EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
  209. /*
  210. * Constraint on the Event code + UMask
  211. */
  212. #define INTEL_UEVENT_CONSTRAINT(c, n) \
  213. EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
  214. #define INTEL_PLD_CONSTRAINT(c, n) \
  215. __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
  216. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
  217. #define INTEL_PST_CONSTRAINT(c, n) \
  218. __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
  219. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
  220. #define EVENT_CONSTRAINT_END \
  221. EVENT_CONSTRAINT(0, 0, 0)
  222. #define for_each_event_constraint(e, c) \
  223. for ((e) = (c); (e)->weight; (e)++)
  224. /*
  225. * Extra registers for specific events.
  226. *
  227. * Some events need large masks and require external MSRs.
  228. * Those extra MSRs end up being shared for all events on
  229. * a PMU and sometimes between PMU of sibling HT threads.
  230. * In either case, the kernel needs to handle conflicting
  231. * accesses to those extra, shared, regs. The data structure
  232. * to manage those registers is stored in cpu_hw_event.
  233. */
  234. struct extra_reg {
  235. unsigned int event;
  236. unsigned int msr;
  237. u64 config_mask;
  238. u64 valid_mask;
  239. int idx; /* per_xxx->regs[] reg index */
  240. };
  241. #define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
  242. .event = (e), \
  243. .msr = (ms), \
  244. .config_mask = (m), \
  245. .valid_mask = (vm), \
  246. .idx = EXTRA_REG_##i, \
  247. }
  248. #define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
  249. EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
  250. #define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
  251. EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
  252. ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
  253. #define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
  254. INTEL_UEVENT_EXTRA_REG(c, \
  255. MSR_PEBS_LD_LAT_THRESHOLD, \
  256. 0xffff, \
  257. LDLAT)
  258. #define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
  259. union perf_capabilities {
  260. struct {
  261. u64 lbr_format:6;
  262. u64 pebs_trap:1;
  263. u64 pebs_arch_reg:1;
  264. u64 pebs_format:4;
  265. u64 smm_freeze:1;
  266. };
  267. u64 capabilities;
  268. };
  269. struct x86_pmu_quirk {
  270. struct x86_pmu_quirk *next;
  271. void (*func)(void);
  272. };
  273. union x86_pmu_config {
  274. struct {
  275. u64 event:8,
  276. umask:8,
  277. usr:1,
  278. os:1,
  279. edge:1,
  280. pc:1,
  281. interrupt:1,
  282. __reserved1:1,
  283. en:1,
  284. inv:1,
  285. cmask:8,
  286. event2:4,
  287. __reserved2:4,
  288. go:1,
  289. ho:1;
  290. } bits;
  291. u64 value;
  292. };
  293. #define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
  294. /*
  295. * struct x86_pmu - generic x86 pmu
  296. */
  297. struct x86_pmu {
  298. /*
  299. * Generic x86 PMC bits
  300. */
  301. const char *name;
  302. int version;
  303. int (*handle_irq)(struct pt_regs *);
  304. void (*disable_all)(void);
  305. void (*enable_all)(int added);
  306. void (*enable)(struct perf_event *);
  307. void (*disable)(struct perf_event *);
  308. int (*hw_config)(struct perf_event *event);
  309. int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
  310. unsigned eventsel;
  311. unsigned perfctr;
  312. int (*addr_offset)(int index, bool eventsel);
  313. int (*rdpmc_index)(int index);
  314. u64 (*event_map)(int);
  315. int max_events;
  316. int num_counters;
  317. int num_counters_fixed;
  318. int cntval_bits;
  319. u64 cntval_mask;
  320. union {
  321. unsigned long events_maskl;
  322. unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
  323. };
  324. int events_mask_len;
  325. int apic;
  326. u64 max_period;
  327. struct event_constraint *
  328. (*get_event_constraints)(struct cpu_hw_events *cpuc,
  329. struct perf_event *event);
  330. void (*put_event_constraints)(struct cpu_hw_events *cpuc,
  331. struct perf_event *event);
  332. struct event_constraint *event_constraints;
  333. struct x86_pmu_quirk *quirks;
  334. int perfctr_second_write;
  335. /*
  336. * sysfs attrs
  337. */
  338. int attr_rdpmc;
  339. struct attribute **format_attrs;
  340. struct attribute **event_attrs;
  341. ssize_t (*events_sysfs_show)(char *page, u64 config);
  342. struct attribute **cpu_events;
  343. /*
  344. * CPU Hotplug hooks
  345. */
  346. int (*cpu_prepare)(int cpu);
  347. void (*cpu_starting)(int cpu);
  348. void (*cpu_dying)(int cpu);
  349. void (*cpu_dead)(int cpu);
  350. void (*check_microcode)(void);
  351. void (*flush_branch_stack)(void);
  352. /*
  353. * Intel Arch Perfmon v2+
  354. */
  355. u64 intel_ctrl;
  356. union perf_capabilities intel_cap;
  357. /*
  358. * Intel DebugStore bits
  359. */
  360. unsigned int bts :1,
  361. bts_active :1,
  362. pebs :1,
  363. pebs_active :1,
  364. pebs_broken :1;
  365. int pebs_record_size;
  366. void (*drain_pebs)(struct pt_regs *regs);
  367. struct event_constraint *pebs_constraints;
  368. void (*pebs_aliases)(struct perf_event *event);
  369. int max_pebs_events;
  370. /*
  371. * Intel LBR
  372. */
  373. unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
  374. int lbr_nr; /* hardware stack size */
  375. u64 lbr_sel_mask; /* LBR_SELECT valid bits */
  376. const int *lbr_sel_map; /* lbr_select mappings */
  377. /*
  378. * Extra registers for events
  379. */
  380. struct extra_reg *extra_regs;
  381. unsigned int er_flags;
  382. /*
  383. * Intel host/guest support (KVM)
  384. */
  385. struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
  386. };
  387. #define x86_add_quirk(func_) \
  388. do { \
  389. static struct x86_pmu_quirk __quirk __initdata = { \
  390. .func = func_, \
  391. }; \
  392. __quirk.next = x86_pmu.quirks; \
  393. x86_pmu.quirks = &__quirk; \
  394. } while (0)
  395. #define ERF_NO_HT_SHARING 1
  396. #define ERF_HAS_RSP_1 2
  397. #define EVENT_VAR(_id) event_attr_##_id
  398. #define EVENT_PTR(_id) &event_attr_##_id.attr.attr
  399. #define EVENT_ATTR(_name, _id) \
  400. static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
  401. .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
  402. .id = PERF_COUNT_HW_##_id, \
  403. .event_str = NULL, \
  404. };
  405. #define EVENT_ATTR_STR(_name, v, str) \
  406. static struct perf_pmu_events_attr event_attr_##v = { \
  407. .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
  408. .id = 0, \
  409. .event_str = str, \
  410. };
  411. extern struct x86_pmu x86_pmu __read_mostly;
  412. DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
  413. int x86_perf_event_set_period(struct perf_event *event);
  414. /*
  415. * Generalized hw caching related hw_event table, filled
  416. * in on a per model basis. A value of 0 means
  417. * 'not supported', -1 means 'hw_event makes no sense on
  418. * this CPU', any other value means the raw hw_event
  419. * ID.
  420. */
  421. #define C(x) PERF_COUNT_HW_CACHE_##x
  422. extern u64 __read_mostly hw_cache_event_ids
  423. [PERF_COUNT_HW_CACHE_MAX]
  424. [PERF_COUNT_HW_CACHE_OP_MAX]
  425. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  426. extern u64 __read_mostly hw_cache_extra_regs
  427. [PERF_COUNT_HW_CACHE_MAX]
  428. [PERF_COUNT_HW_CACHE_OP_MAX]
  429. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  430. u64 x86_perf_event_update(struct perf_event *event);
  431. static inline unsigned int x86_pmu_config_addr(int index)
  432. {
  433. return x86_pmu.eventsel + (x86_pmu.addr_offset ?
  434. x86_pmu.addr_offset(index, true) : index);
  435. }
  436. static inline unsigned int x86_pmu_event_addr(int index)
  437. {
  438. return x86_pmu.perfctr + (x86_pmu.addr_offset ?
  439. x86_pmu.addr_offset(index, false) : index);
  440. }
  441. static inline int x86_pmu_rdpmc_index(int index)
  442. {
  443. return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
  444. }
  445. int x86_setup_perfctr(struct perf_event *event);
  446. int x86_pmu_hw_config(struct perf_event *event);
  447. void x86_pmu_disable_all(void);
  448. static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
  449. u64 enable_mask)
  450. {
  451. u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
  452. if (hwc->extra_reg.reg)
  453. wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
  454. wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
  455. }
  456. void x86_pmu_enable_all(int added);
  457. int perf_assign_events(struct event_constraint **constraints, int n,
  458. int wmin, int wmax, int *assign);
  459. int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
  460. void x86_pmu_stop(struct perf_event *event, int flags);
  461. static inline void x86_pmu_disable_event(struct perf_event *event)
  462. {
  463. struct hw_perf_event *hwc = &event->hw;
  464. wrmsrl(hwc->config_base, hwc->config);
  465. }
  466. void x86_pmu_enable_event(struct perf_event *event);
  467. int x86_pmu_handle_irq(struct pt_regs *regs);
  468. extern struct event_constraint emptyconstraint;
  469. extern struct event_constraint unconstrained;
  470. static inline bool kernel_ip(unsigned long ip)
  471. {
  472. #ifdef CONFIG_X86_32
  473. return ip > PAGE_OFFSET;
  474. #else
  475. return (long)ip < 0;
  476. #endif
  477. }
  478. /*
  479. * Not all PMUs provide the right context information to place the reported IP
  480. * into full context. Specifically segment registers are typically not
  481. * supplied.
  482. *
  483. * Assuming the address is a linear address (it is for IBS), we fake the CS and
  484. * vm86 mode using the known zero-based code segment and 'fix up' the registers
  485. * to reflect this.
  486. *
  487. * Intel PEBS/LBR appear to typically provide the effective address, nothing
  488. * much we can do about that but pray and treat it like a linear address.
  489. */
  490. static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
  491. {
  492. regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
  493. if (regs->flags & X86_VM_MASK)
  494. regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
  495. regs->ip = ip;
  496. }
  497. ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
  498. ssize_t intel_event_sysfs_show(char *page, u64 config);
  499. #ifdef CONFIG_CPU_SUP_AMD
  500. int amd_pmu_init(void);
  501. #else /* CONFIG_CPU_SUP_AMD */
  502. static inline int amd_pmu_init(void)
  503. {
  504. return 0;
  505. }
  506. #endif /* CONFIG_CPU_SUP_AMD */
  507. #ifdef CONFIG_CPU_SUP_INTEL
  508. int intel_pmu_save_and_restart(struct perf_event *event);
  509. struct event_constraint *
  510. x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event);
  511. struct intel_shared_regs *allocate_shared_regs(int cpu);
  512. int intel_pmu_init(void);
  513. void init_debug_store_on_cpu(int cpu);
  514. void fini_debug_store_on_cpu(int cpu);
  515. void release_ds_buffers(void);
  516. void reserve_ds_buffers(void);
  517. extern struct event_constraint bts_constraint;
  518. void intel_pmu_enable_bts(u64 config);
  519. void intel_pmu_disable_bts(void);
  520. int intel_pmu_drain_bts_buffer(void);
  521. extern struct event_constraint intel_core2_pebs_event_constraints[];
  522. extern struct event_constraint intel_atom_pebs_event_constraints[];
  523. extern struct event_constraint intel_nehalem_pebs_event_constraints[];
  524. extern struct event_constraint intel_westmere_pebs_event_constraints[];
  525. extern struct event_constraint intel_snb_pebs_event_constraints[];
  526. extern struct event_constraint intel_ivb_pebs_event_constraints[];
  527. struct event_constraint *intel_pebs_constraints(struct perf_event *event);
  528. void intel_pmu_pebs_enable(struct perf_event *event);
  529. void intel_pmu_pebs_disable(struct perf_event *event);
  530. void intel_pmu_pebs_enable_all(void);
  531. void intel_pmu_pebs_disable_all(void);
  532. void intel_ds_init(void);
  533. void intel_pmu_lbr_reset(void);
  534. void intel_pmu_lbr_enable(struct perf_event *event);
  535. void intel_pmu_lbr_disable(struct perf_event *event);
  536. void intel_pmu_lbr_enable_all(void);
  537. void intel_pmu_lbr_disable_all(void);
  538. void intel_pmu_lbr_read(void);
  539. void intel_pmu_lbr_init_core(void);
  540. void intel_pmu_lbr_init_nhm(void);
  541. void intel_pmu_lbr_init_atom(void);
  542. void intel_pmu_lbr_init_snb(void);
  543. int intel_pmu_setup_lbr_filter(struct perf_event *event);
  544. int p4_pmu_init(void);
  545. int p6_pmu_init(void);
  546. int knc_pmu_init(void);
  547. ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
  548. char *page);
  549. #else /* CONFIG_CPU_SUP_INTEL */
  550. static inline void reserve_ds_buffers(void)
  551. {
  552. }
  553. static inline void release_ds_buffers(void)
  554. {
  555. }
  556. static inline int intel_pmu_init(void)
  557. {
  558. return 0;
  559. }
  560. static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
  561. {
  562. return NULL;
  563. }
  564. #endif /* CONFIG_CPU_SUP_INTEL */