flush.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * linux/arch/arm/mm/flush.c
  3. *
  4. * Copyright (C) 1995-2002 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/mm.h>
  12. #include <linux/pagemap.h>
  13. #include <asm/cacheflush.h>
  14. #include <asm/cachetype.h>
  15. #include <asm/system.h>
  16. #include <asm/tlbflush.h>
  17. #include "mm.h"
  18. #ifdef CONFIG_ARM_ERRATA_411920
  19. extern void v6_icache_inval_all(void);
  20. #endif
  21. #ifdef CONFIG_CPU_CACHE_VIPT
  22. #define ALIAS_FLUSH_START 0xffff4000
  23. static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
  24. {
  25. unsigned long to = ALIAS_FLUSH_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
  26. const int zero = 0;
  27. set_pte_ext(TOP_PTE(to), pfn_pte(pfn, PAGE_KERNEL), 0);
  28. flush_tlb_kernel_page(to);
  29. asm( "mcrr p15, 0, %1, %0, c14\n"
  30. " mcr p15, 0, %2, c7, c10, 4\n"
  31. #ifndef CONFIG_ARM_ERRATA_411920
  32. " mcr p15, 0, %2, c7, c5, 0\n"
  33. #endif
  34. :
  35. : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero)
  36. : "cc");
  37. #ifdef CONFIG_ARM_ERRATA_411920
  38. v6_icache_inval_all();
  39. #endif
  40. }
  41. void flush_cache_mm(struct mm_struct *mm)
  42. {
  43. if (cache_is_vivt()) {
  44. if (cpu_isset(smp_processor_id(), mm->cpu_vm_mask))
  45. __cpuc_flush_user_all();
  46. return;
  47. }
  48. if (cache_is_vipt_aliasing()) {
  49. asm( "mcr p15, 0, %0, c7, c14, 0\n"
  50. " mcr p15, 0, %0, c7, c10, 4\n"
  51. #ifndef CONFIG_ARM_ERRATA_411920
  52. " mcr p15, 0, %0, c7, c5, 0\n"
  53. #endif
  54. :
  55. : "r" (0)
  56. : "cc");
  57. #ifdef CONFIG_ARM_ERRATA_411920
  58. v6_icache_inval_all();
  59. #endif
  60. }
  61. }
  62. void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
  63. {
  64. if (cache_is_vivt()) {
  65. if (cpu_isset(smp_processor_id(), vma->vm_mm->cpu_vm_mask))
  66. __cpuc_flush_user_range(start & PAGE_MASK, PAGE_ALIGN(end),
  67. vma->vm_flags);
  68. return;
  69. }
  70. if (cache_is_vipt_aliasing()) {
  71. asm( "mcr p15, 0, %0, c7, c14, 0\n"
  72. " mcr p15, 0, %0, c7, c10, 4\n"
  73. #ifndef CONFIG_ARM_ERRATA_411920
  74. " mcr p15, 0, %0, c7, c5, 0\n"
  75. #endif
  76. :
  77. : "r" (0)
  78. : "cc");
  79. #ifdef CONFIG_ARM_ERRATA_411920
  80. v6_icache_inval_all();
  81. #endif
  82. }
  83. }
  84. void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
  85. {
  86. if (cache_is_vivt()) {
  87. if (cpu_isset(smp_processor_id(), vma->vm_mm->cpu_vm_mask)) {
  88. unsigned long addr = user_addr & PAGE_MASK;
  89. __cpuc_flush_user_range(addr, addr + PAGE_SIZE, vma->vm_flags);
  90. }
  91. return;
  92. }
  93. if (cache_is_vipt_aliasing())
  94. flush_pfn_alias(pfn, user_addr);
  95. }
  96. void flush_ptrace_access(struct vm_area_struct *vma, struct page *page,
  97. unsigned long uaddr, void *kaddr,
  98. unsigned long len, int write)
  99. {
  100. if (cache_is_vivt()) {
  101. if (cpu_isset(smp_processor_id(), vma->vm_mm->cpu_vm_mask)) {
  102. unsigned long addr = (unsigned long)kaddr;
  103. __cpuc_coherent_kern_range(addr, addr + len);
  104. }
  105. return;
  106. }
  107. if (cache_is_vipt_aliasing()) {
  108. flush_pfn_alias(page_to_pfn(page), uaddr);
  109. return;
  110. }
  111. /* VIPT non-aliasing cache */
  112. if (cpu_isset(smp_processor_id(), vma->vm_mm->cpu_vm_mask) &&
  113. vma->vm_flags & VM_EXEC) {
  114. unsigned long addr = (unsigned long)kaddr;
  115. /* only flushing the kernel mapping on non-aliasing VIPT */
  116. __cpuc_coherent_kern_range(addr, addr + len);
  117. }
  118. }
  119. #else
  120. #define flush_pfn_alias(pfn,vaddr) do { } while (0)
  121. #endif
  122. void __flush_dcache_page(struct address_space *mapping, struct page *page)
  123. {
  124. /*
  125. * Writeback any data associated with the kernel mapping of this
  126. * page. This ensures that data in the physical page is mutually
  127. * coherent with the kernels mapping.
  128. */
  129. __cpuc_flush_dcache_page(page_address(page));
  130. /*
  131. * If this is a page cache page, and we have an aliasing VIPT cache,
  132. * we only need to do one flush - which would be at the relevant
  133. * userspace colour, which is congruent with page->index.
  134. */
  135. if (mapping && cache_is_vipt_aliasing())
  136. flush_pfn_alias(page_to_pfn(page),
  137. page->index << PAGE_CACHE_SHIFT);
  138. }
  139. static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
  140. {
  141. struct mm_struct *mm = current->active_mm;
  142. struct vm_area_struct *mpnt;
  143. struct prio_tree_iter iter;
  144. pgoff_t pgoff;
  145. /*
  146. * There are possible user space mappings of this page:
  147. * - VIVT cache: we need to also write back and invalidate all user
  148. * data in the current VM view associated with this page.
  149. * - aliasing VIPT: we only need to find one mapping of this page.
  150. */
  151. pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT);
  152. flush_dcache_mmap_lock(mapping);
  153. vma_prio_tree_foreach(mpnt, &iter, &mapping->i_mmap, pgoff, pgoff) {
  154. unsigned long offset;
  155. /*
  156. * If this VMA is not in our MM, we can ignore it.
  157. */
  158. if (mpnt->vm_mm != mm)
  159. continue;
  160. if (!(mpnt->vm_flags & VM_MAYSHARE))
  161. continue;
  162. offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
  163. flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
  164. }
  165. flush_dcache_mmap_unlock(mapping);
  166. }
  167. /*
  168. * Ensure cache coherency between kernel mapping and userspace mapping
  169. * of this page.
  170. *
  171. * We have three cases to consider:
  172. * - VIPT non-aliasing cache: fully coherent so nothing required.
  173. * - VIVT: fully aliasing, so we need to handle every alias in our
  174. * current VM view.
  175. * - VIPT aliasing: need to handle one alias in our current VM view.
  176. *
  177. * If we need to handle aliasing:
  178. * If the page only exists in the page cache and there are no user
  179. * space mappings, we can be lazy and remember that we may have dirty
  180. * kernel cache lines for later. Otherwise, we assume we have
  181. * aliasing mappings.
  182. *
  183. * Note that we disable the lazy flush for SMP.
  184. */
  185. void flush_dcache_page(struct page *page)
  186. {
  187. struct address_space *mapping = page_mapping(page);
  188. #ifndef CONFIG_SMP
  189. if (!PageHighMem(page) && mapping && !mapping_mapped(mapping))
  190. set_bit(PG_dcache_dirty, &page->flags);
  191. else
  192. #endif
  193. {
  194. __flush_dcache_page(mapping, page);
  195. if (mapping && cache_is_vivt())
  196. __flush_dcache_aliases(mapping, page);
  197. else if (mapping)
  198. __flush_icache_all();
  199. }
  200. }
  201. EXPORT_SYMBOL(flush_dcache_page);
  202. /*
  203. * Flush an anonymous page so that users of get_user_pages()
  204. * can safely access the data. The expected sequence is:
  205. *
  206. * get_user_pages()
  207. * -> flush_anon_page
  208. * memcpy() to/from page
  209. * if written to page, flush_dcache_page()
  210. */
  211. void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr)
  212. {
  213. unsigned long pfn;
  214. /* VIPT non-aliasing caches need do nothing */
  215. if (cache_is_vipt_nonaliasing())
  216. return;
  217. /*
  218. * Write back and invalidate userspace mapping.
  219. */
  220. pfn = page_to_pfn(page);
  221. if (cache_is_vivt()) {
  222. flush_cache_page(vma, vmaddr, pfn);
  223. } else {
  224. /*
  225. * For aliasing VIPT, we can flush an alias of the
  226. * userspace address only.
  227. */
  228. flush_pfn_alias(pfn, vmaddr);
  229. }
  230. /*
  231. * Invalidate kernel mapping. No data should be contained
  232. * in this mapping of the page. FIXME: this is overkill
  233. * since we actually ask for a write-back and invalidate.
  234. */
  235. __cpuc_flush_dcache_page(page_address(page));
  236. }