123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265 |
- /*
- * linux/arch/arm/mm/flush.c
- *
- * Copyright (C) 1995-2002 Russell King
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- */
- #include <linux/module.h>
- #include <linux/mm.h>
- #include <linux/pagemap.h>
- #include <asm/cacheflush.h>
- #include <asm/cachetype.h>
- #include <asm/system.h>
- #include <asm/tlbflush.h>
- #include "mm.h"
- #ifdef CONFIG_ARM_ERRATA_411920
- extern void v6_icache_inval_all(void);
- #endif
- #ifdef CONFIG_CPU_CACHE_VIPT
- #define ALIAS_FLUSH_START 0xffff4000
- static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
- {
- unsigned long to = ALIAS_FLUSH_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
- const int zero = 0;
- set_pte_ext(TOP_PTE(to), pfn_pte(pfn, PAGE_KERNEL), 0);
- flush_tlb_kernel_page(to);
- asm( "mcrr p15, 0, %1, %0, c14\n"
- " mcr p15, 0, %2, c7, c10, 4\n"
- #ifndef CONFIG_ARM_ERRATA_411920
- " mcr p15, 0, %2, c7, c5, 0\n"
- #endif
- :
- : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero)
- : "cc");
- #ifdef CONFIG_ARM_ERRATA_411920
- v6_icache_inval_all();
- #endif
- }
- void flush_cache_mm(struct mm_struct *mm)
- {
- if (cache_is_vivt()) {
- if (cpu_isset(smp_processor_id(), mm->cpu_vm_mask))
- __cpuc_flush_user_all();
- return;
- }
- if (cache_is_vipt_aliasing()) {
- asm( "mcr p15, 0, %0, c7, c14, 0\n"
- " mcr p15, 0, %0, c7, c10, 4\n"
- #ifndef CONFIG_ARM_ERRATA_411920
- " mcr p15, 0, %0, c7, c5, 0\n"
- #endif
- :
- : "r" (0)
- : "cc");
- #ifdef CONFIG_ARM_ERRATA_411920
- v6_icache_inval_all();
- #endif
- }
- }
- void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
- {
- if (cache_is_vivt()) {
- if (cpu_isset(smp_processor_id(), vma->vm_mm->cpu_vm_mask))
- __cpuc_flush_user_range(start & PAGE_MASK, PAGE_ALIGN(end),
- vma->vm_flags);
- return;
- }
- if (cache_is_vipt_aliasing()) {
- asm( "mcr p15, 0, %0, c7, c14, 0\n"
- " mcr p15, 0, %0, c7, c10, 4\n"
- #ifndef CONFIG_ARM_ERRATA_411920
- " mcr p15, 0, %0, c7, c5, 0\n"
- #endif
- :
- : "r" (0)
- : "cc");
- #ifdef CONFIG_ARM_ERRATA_411920
- v6_icache_inval_all();
- #endif
- }
- }
- void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
- {
- if (cache_is_vivt()) {
- if (cpu_isset(smp_processor_id(), vma->vm_mm->cpu_vm_mask)) {
- unsigned long addr = user_addr & PAGE_MASK;
- __cpuc_flush_user_range(addr, addr + PAGE_SIZE, vma->vm_flags);
- }
- return;
- }
- if (cache_is_vipt_aliasing())
- flush_pfn_alias(pfn, user_addr);
- }
- void flush_ptrace_access(struct vm_area_struct *vma, struct page *page,
- unsigned long uaddr, void *kaddr,
- unsigned long len, int write)
- {
- if (cache_is_vivt()) {
- if (cpu_isset(smp_processor_id(), vma->vm_mm->cpu_vm_mask)) {
- unsigned long addr = (unsigned long)kaddr;
- __cpuc_coherent_kern_range(addr, addr + len);
- }
- return;
- }
- if (cache_is_vipt_aliasing()) {
- flush_pfn_alias(page_to_pfn(page), uaddr);
- return;
- }
- /* VIPT non-aliasing cache */
- if (cpu_isset(smp_processor_id(), vma->vm_mm->cpu_vm_mask) &&
- vma->vm_flags & VM_EXEC) {
- unsigned long addr = (unsigned long)kaddr;
- /* only flushing the kernel mapping on non-aliasing VIPT */
- __cpuc_coherent_kern_range(addr, addr + len);
- }
- }
- #else
- #define flush_pfn_alias(pfn,vaddr) do { } while (0)
- #endif
- void __flush_dcache_page(struct address_space *mapping, struct page *page)
- {
- /*
- * Writeback any data associated with the kernel mapping of this
- * page. This ensures that data in the physical page is mutually
- * coherent with the kernels mapping.
- */
- __cpuc_flush_dcache_page(page_address(page));
- /*
- * If this is a page cache page, and we have an aliasing VIPT cache,
- * we only need to do one flush - which would be at the relevant
- * userspace colour, which is congruent with page->index.
- */
- if (mapping && cache_is_vipt_aliasing())
- flush_pfn_alias(page_to_pfn(page),
- page->index << PAGE_CACHE_SHIFT);
- }
- static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
- {
- struct mm_struct *mm = current->active_mm;
- struct vm_area_struct *mpnt;
- struct prio_tree_iter iter;
- pgoff_t pgoff;
- /*
- * There are possible user space mappings of this page:
- * - VIVT cache: we need to also write back and invalidate all user
- * data in the current VM view associated with this page.
- * - aliasing VIPT: we only need to find one mapping of this page.
- */
- pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT);
- flush_dcache_mmap_lock(mapping);
- vma_prio_tree_foreach(mpnt, &iter, &mapping->i_mmap, pgoff, pgoff) {
- unsigned long offset;
- /*
- * If this VMA is not in our MM, we can ignore it.
- */
- if (mpnt->vm_mm != mm)
- continue;
- if (!(mpnt->vm_flags & VM_MAYSHARE))
- continue;
- offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
- flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
- }
- flush_dcache_mmap_unlock(mapping);
- }
- /*
- * Ensure cache coherency between kernel mapping and userspace mapping
- * of this page.
- *
- * We have three cases to consider:
- * - VIPT non-aliasing cache: fully coherent so nothing required.
- * - VIVT: fully aliasing, so we need to handle every alias in our
- * current VM view.
- * - VIPT aliasing: need to handle one alias in our current VM view.
- *
- * If we need to handle aliasing:
- * If the page only exists in the page cache and there are no user
- * space mappings, we can be lazy and remember that we may have dirty
- * kernel cache lines for later. Otherwise, we assume we have
- * aliasing mappings.
- *
- * Note that we disable the lazy flush for SMP.
- */
- void flush_dcache_page(struct page *page)
- {
- struct address_space *mapping = page_mapping(page);
- #ifndef CONFIG_SMP
- if (!PageHighMem(page) && mapping && !mapping_mapped(mapping))
- set_bit(PG_dcache_dirty, &page->flags);
- else
- #endif
- {
- __flush_dcache_page(mapping, page);
- if (mapping && cache_is_vivt())
- __flush_dcache_aliases(mapping, page);
- else if (mapping)
- __flush_icache_all();
- }
- }
- EXPORT_SYMBOL(flush_dcache_page);
- /*
- * Flush an anonymous page so that users of get_user_pages()
- * can safely access the data. The expected sequence is:
- *
- * get_user_pages()
- * -> flush_anon_page
- * memcpy() to/from page
- * if written to page, flush_dcache_page()
- */
- void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr)
- {
- unsigned long pfn;
- /* VIPT non-aliasing caches need do nothing */
- if (cache_is_vipt_nonaliasing())
- return;
- /*
- * Write back and invalidate userspace mapping.
- */
- pfn = page_to_pfn(page);
- if (cache_is_vivt()) {
- flush_cache_page(vma, vmaddr, pfn);
- } else {
- /*
- * For aliasing VIPT, we can flush an alias of the
- * userspace address only.
- */
- flush_pfn_alias(pfn, vmaddr);
- }
- /*
- * Invalidate kernel mapping. No data should be contained
- * in this mapping of the page. FIXME: this is overkill
- * since we actually ask for a write-back and invalidate.
- */
- __cpuc_flush_dcache_page(page_address(page));
- }
|