clock34xx.h 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949
  1. /*
  2. * OMAP3 clock framework
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * With many device clock fixes by Kevin Hilman and Jouni Högander
  9. * DPLL bypass clock support added by Roman Tereshonkov
  10. *
  11. */
  12. /*
  13. * Virtual clocks are introduced as convenient tools.
  14. * They are sources for other clocks and not supposed
  15. * to be requested from drivers directly.
  16. */
  17. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  18. #define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  19. #include <mach/control.h>
  20. #include "clock.h"
  21. #include "cm.h"
  22. #include "cm-regbits-34xx.h"
  23. #include "prm.h"
  24. #include "prm-regbits-34xx.h"
  25. #define OMAP_CM_REGADDR OMAP34XX_CM_REGADDR
  26. static unsigned long omap3_dpll_recalc(struct clk *clk);
  27. static unsigned long omap3_clkoutx2_recalc(struct clk *clk);
  28. static void omap3_dpll_allow_idle(struct clk *clk);
  29. static void omap3_dpll_deny_idle(struct clk *clk);
  30. static u32 omap3_dpll_autoidle_read(struct clk *clk);
  31. static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
  32. static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
  33. static int omap3_core_dpll_m2_set_rate(struct clk *clk, unsigned long rate);
  34. /* Maximum DPLL multiplier, divider values for OMAP3 */
  35. #define OMAP3_MAX_DPLL_MULT 2048
  36. #define OMAP3_MAX_DPLL_DIV 128
  37. /*
  38. * DPLL1 supplies clock to the MPU.
  39. * DPLL2 supplies clock to the IVA2.
  40. * DPLL3 supplies CORE domain clocks.
  41. * DPLL4 supplies peripheral clocks.
  42. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  43. */
  44. /* Forward declarations for DPLL bypass clocks */
  45. static struct clk dpll1_fck;
  46. static struct clk dpll2_fck;
  47. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  48. #define DPLL_LOW_POWER_STOP 0x1
  49. #define DPLL_LOW_POWER_BYPASS 0x5
  50. #define DPLL_LOCKED 0x7
  51. /* PRM CLOCKS */
  52. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  53. static struct clk omap_32k_fck = {
  54. .name = "omap_32k_fck",
  55. .ops = &clkops_null,
  56. .rate = 32768,
  57. .flags = RATE_FIXED,
  58. };
  59. static struct clk secure_32k_fck = {
  60. .name = "secure_32k_fck",
  61. .ops = &clkops_null,
  62. .rate = 32768,
  63. .flags = RATE_FIXED,
  64. };
  65. /* Virtual source clocks for osc_sys_ck */
  66. static struct clk virt_12m_ck = {
  67. .name = "virt_12m_ck",
  68. .ops = &clkops_null,
  69. .rate = 12000000,
  70. .flags = RATE_FIXED,
  71. };
  72. static struct clk virt_13m_ck = {
  73. .name = "virt_13m_ck",
  74. .ops = &clkops_null,
  75. .rate = 13000000,
  76. .flags = RATE_FIXED,
  77. };
  78. static struct clk virt_16_8m_ck = {
  79. .name = "virt_16_8m_ck",
  80. .ops = &clkops_null,
  81. .rate = 16800000,
  82. .flags = RATE_FIXED,
  83. };
  84. static struct clk virt_19_2m_ck = {
  85. .name = "virt_19_2m_ck",
  86. .ops = &clkops_null,
  87. .rate = 19200000,
  88. .flags = RATE_FIXED,
  89. };
  90. static struct clk virt_26m_ck = {
  91. .name = "virt_26m_ck",
  92. .ops = &clkops_null,
  93. .rate = 26000000,
  94. .flags = RATE_FIXED,
  95. };
  96. static struct clk virt_38_4m_ck = {
  97. .name = "virt_38_4m_ck",
  98. .ops = &clkops_null,
  99. .rate = 38400000,
  100. .flags = RATE_FIXED,
  101. };
  102. static const struct clksel_rate osc_sys_12m_rates[] = {
  103. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  104. { .div = 0 }
  105. };
  106. static const struct clksel_rate osc_sys_13m_rates[] = {
  107. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  108. { .div = 0 }
  109. };
  110. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  111. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
  112. { .div = 0 }
  113. };
  114. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  115. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  116. { .div = 0 }
  117. };
  118. static const struct clksel_rate osc_sys_26m_rates[] = {
  119. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  120. { .div = 0 }
  121. };
  122. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  123. { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
  124. { .div = 0 }
  125. };
  126. static const struct clksel osc_sys_clksel[] = {
  127. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  128. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  129. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  130. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  131. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  132. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  133. { .parent = NULL },
  134. };
  135. /* Oscillator clock */
  136. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  137. static struct clk osc_sys_ck = {
  138. .name = "osc_sys_ck",
  139. .ops = &clkops_null,
  140. .init = &omap2_init_clksel_parent,
  141. .clksel_reg = OMAP3430_PRM_CLKSEL,
  142. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  143. .clksel = osc_sys_clksel,
  144. /* REVISIT: deal with autoextclkmode? */
  145. .flags = RATE_FIXED,
  146. .recalc = &omap2_clksel_recalc,
  147. };
  148. static const struct clksel_rate div2_rates[] = {
  149. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  150. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  151. { .div = 0 }
  152. };
  153. static const struct clksel sys_clksel[] = {
  154. { .parent = &osc_sys_ck, .rates = div2_rates },
  155. { .parent = NULL }
  156. };
  157. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  158. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  159. static struct clk sys_ck = {
  160. .name = "sys_ck",
  161. .ops = &clkops_null,
  162. .parent = &osc_sys_ck,
  163. .init = &omap2_init_clksel_parent,
  164. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  165. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  166. .clksel = sys_clksel,
  167. .recalc = &omap2_clksel_recalc,
  168. };
  169. static struct clk sys_altclk = {
  170. .name = "sys_altclk",
  171. .ops = &clkops_null,
  172. };
  173. /* Optional external clock input for some McBSPs */
  174. static struct clk mcbsp_clks = {
  175. .name = "mcbsp_clks",
  176. .ops = &clkops_null,
  177. };
  178. /* PRM EXTERNAL CLOCK OUTPUT */
  179. static struct clk sys_clkout1 = {
  180. .name = "sys_clkout1",
  181. .ops = &clkops_omap2_dflt,
  182. .parent = &osc_sys_ck,
  183. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  184. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  185. .recalc = &followparent_recalc,
  186. };
  187. /* DPLLS */
  188. /* CM CLOCKS */
  189. static const struct clksel_rate div16_dpll_rates[] = {
  190. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  191. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  192. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  193. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  194. { .div = 5, .val = 5, .flags = RATE_IN_343X },
  195. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  196. { .div = 7, .val = 7, .flags = RATE_IN_343X },
  197. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  198. { .div = 9, .val = 9, .flags = RATE_IN_343X },
  199. { .div = 10, .val = 10, .flags = RATE_IN_343X },
  200. { .div = 11, .val = 11, .flags = RATE_IN_343X },
  201. { .div = 12, .val = 12, .flags = RATE_IN_343X },
  202. { .div = 13, .val = 13, .flags = RATE_IN_343X },
  203. { .div = 14, .val = 14, .flags = RATE_IN_343X },
  204. { .div = 15, .val = 15, .flags = RATE_IN_343X },
  205. { .div = 16, .val = 16, .flags = RATE_IN_343X },
  206. { .div = 0 }
  207. };
  208. /* DPLL1 */
  209. /* MPU clock source */
  210. /* Type: DPLL */
  211. static struct dpll_data dpll1_dd = {
  212. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  213. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  214. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  215. .clk_bypass = &dpll1_fck,
  216. .clk_ref = &sys_ck,
  217. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  218. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  219. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  220. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  221. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  222. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  223. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  224. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  225. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  226. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  227. .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
  228. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  229. .min_divider = 1,
  230. .max_divider = OMAP3_MAX_DPLL_DIV,
  231. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  232. };
  233. static struct clk dpll1_ck = {
  234. .name = "dpll1_ck",
  235. .ops = &clkops_null,
  236. .parent = &sys_ck,
  237. .dpll_data = &dpll1_dd,
  238. .round_rate = &omap2_dpll_round_rate,
  239. .set_rate = &omap3_noncore_dpll_set_rate,
  240. .clkdm_name = "dpll1_clkdm",
  241. .recalc = &omap3_dpll_recalc,
  242. };
  243. /*
  244. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  245. * DPLL isn't bypassed.
  246. */
  247. static struct clk dpll1_x2_ck = {
  248. .name = "dpll1_x2_ck",
  249. .ops = &clkops_null,
  250. .parent = &dpll1_ck,
  251. .clkdm_name = "dpll1_clkdm",
  252. .recalc = &omap3_clkoutx2_recalc,
  253. };
  254. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  255. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  256. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  257. { .parent = NULL }
  258. };
  259. /*
  260. * Does not exist in the TRM - needed to separate the M2 divider from
  261. * bypass selection in mpu_ck
  262. */
  263. static struct clk dpll1_x2m2_ck = {
  264. .name = "dpll1_x2m2_ck",
  265. .ops = &clkops_null,
  266. .parent = &dpll1_x2_ck,
  267. .init = &omap2_init_clksel_parent,
  268. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  269. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  270. .clksel = div16_dpll1_x2m2_clksel,
  271. .clkdm_name = "dpll1_clkdm",
  272. .recalc = &omap2_clksel_recalc,
  273. };
  274. /* DPLL2 */
  275. /* IVA2 clock source */
  276. /* Type: DPLL */
  277. static struct dpll_data dpll2_dd = {
  278. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  279. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  280. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  281. .clk_bypass = &dpll2_fck,
  282. .clk_ref = &sys_ck,
  283. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  284. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  285. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  286. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  287. (1 << DPLL_LOW_POWER_BYPASS),
  288. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  289. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  290. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  291. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  292. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  293. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  294. .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
  295. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  296. .min_divider = 1,
  297. .max_divider = OMAP3_MAX_DPLL_DIV,
  298. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  299. };
  300. static struct clk dpll2_ck = {
  301. .name = "dpll2_ck",
  302. .ops = &clkops_noncore_dpll_ops,
  303. .parent = &sys_ck,
  304. .dpll_data = &dpll2_dd,
  305. .round_rate = &omap2_dpll_round_rate,
  306. .set_rate = &omap3_noncore_dpll_set_rate,
  307. .clkdm_name = "dpll2_clkdm",
  308. .recalc = &omap3_dpll_recalc,
  309. };
  310. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  311. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  312. { .parent = NULL }
  313. };
  314. /*
  315. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  316. * or CLKOUTX2. CLKOUT seems most plausible.
  317. */
  318. static struct clk dpll2_m2_ck = {
  319. .name = "dpll2_m2_ck",
  320. .ops = &clkops_null,
  321. .parent = &dpll2_ck,
  322. .init = &omap2_init_clksel_parent,
  323. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  324. OMAP3430_CM_CLKSEL2_PLL),
  325. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  326. .clksel = div16_dpll2_m2x2_clksel,
  327. .clkdm_name = "dpll2_clkdm",
  328. .recalc = &omap2_clksel_recalc,
  329. };
  330. /*
  331. * DPLL3
  332. * Source clock for all interfaces and for some device fclks
  333. * REVISIT: Also supports fast relock bypass - not included below
  334. */
  335. static struct dpll_data dpll3_dd = {
  336. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  337. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  338. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  339. .clk_bypass = &sys_ck,
  340. .clk_ref = &sys_ck,
  341. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  342. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  343. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  344. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  345. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  346. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  347. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  348. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  349. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  350. .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
  351. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  352. .min_divider = 1,
  353. .max_divider = OMAP3_MAX_DPLL_DIV,
  354. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  355. };
  356. static struct clk dpll3_ck = {
  357. .name = "dpll3_ck",
  358. .ops = &clkops_null,
  359. .parent = &sys_ck,
  360. .dpll_data = &dpll3_dd,
  361. .round_rate = &omap2_dpll_round_rate,
  362. .clkdm_name = "dpll3_clkdm",
  363. .recalc = &omap3_dpll_recalc,
  364. };
  365. /*
  366. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  367. * DPLL isn't bypassed
  368. */
  369. static struct clk dpll3_x2_ck = {
  370. .name = "dpll3_x2_ck",
  371. .ops = &clkops_null,
  372. .parent = &dpll3_ck,
  373. .clkdm_name = "dpll3_clkdm",
  374. .recalc = &omap3_clkoutx2_recalc,
  375. };
  376. static const struct clksel_rate div31_dpll3_rates[] = {
  377. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  378. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  379. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
  380. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
  381. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
  382. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
  383. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
  384. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
  385. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
  386. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
  387. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
  388. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
  389. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
  390. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
  391. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
  392. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
  393. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
  394. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
  395. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
  396. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
  397. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
  398. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
  399. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
  400. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
  401. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
  402. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
  403. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
  404. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
  405. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
  406. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
  407. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
  408. { .div = 0 },
  409. };
  410. static const struct clksel div31_dpll3m2_clksel[] = {
  411. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  412. { .parent = NULL }
  413. };
  414. /* DPLL3 output M2 - primary control point for CORE speed */
  415. static struct clk dpll3_m2_ck = {
  416. .name = "dpll3_m2_ck",
  417. .ops = &clkops_null,
  418. .parent = &dpll3_ck,
  419. .init = &omap2_init_clksel_parent,
  420. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  421. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  422. .clksel = div31_dpll3m2_clksel,
  423. .clkdm_name = "dpll3_clkdm",
  424. .round_rate = &omap2_clksel_round_rate,
  425. .set_rate = &omap3_core_dpll_m2_set_rate,
  426. .recalc = &omap2_clksel_recalc,
  427. };
  428. static struct clk core_ck = {
  429. .name = "core_ck",
  430. .ops = &clkops_null,
  431. .parent = &dpll3_m2_ck,
  432. .recalc = &followparent_recalc,
  433. };
  434. static struct clk dpll3_m2x2_ck = {
  435. .name = "dpll3_m2x2_ck",
  436. .ops = &clkops_null,
  437. .parent = &dpll3_x2_ck,
  438. .clkdm_name = "dpll3_clkdm",
  439. .recalc = &followparent_recalc,
  440. };
  441. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  442. static const struct clksel div16_dpll3_clksel[] = {
  443. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  444. { .parent = NULL }
  445. };
  446. /* This virtual clock is the source for dpll3_m3x2_ck */
  447. static struct clk dpll3_m3_ck = {
  448. .name = "dpll3_m3_ck",
  449. .ops = &clkops_null,
  450. .parent = &dpll3_ck,
  451. .init = &omap2_init_clksel_parent,
  452. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  453. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  454. .clksel = div16_dpll3_clksel,
  455. .clkdm_name = "dpll3_clkdm",
  456. .recalc = &omap2_clksel_recalc,
  457. };
  458. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  459. static struct clk dpll3_m3x2_ck = {
  460. .name = "dpll3_m3x2_ck",
  461. .ops = &clkops_omap2_dflt_wait,
  462. .parent = &dpll3_m3_ck,
  463. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  464. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  465. .flags = INVERT_ENABLE,
  466. .clkdm_name = "dpll3_clkdm",
  467. .recalc = &omap3_clkoutx2_recalc,
  468. };
  469. static struct clk emu_core_alwon_ck = {
  470. .name = "emu_core_alwon_ck",
  471. .ops = &clkops_null,
  472. .parent = &dpll3_m3x2_ck,
  473. .clkdm_name = "dpll3_clkdm",
  474. .recalc = &followparent_recalc,
  475. };
  476. /* DPLL4 */
  477. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  478. /* Type: DPLL */
  479. static struct dpll_data dpll4_dd = {
  480. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  481. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  482. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  483. .clk_bypass = &sys_ck,
  484. .clk_ref = &sys_ck,
  485. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  486. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  487. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  488. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  489. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  490. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  491. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  492. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  493. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  494. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  495. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  496. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  497. .min_divider = 1,
  498. .max_divider = OMAP3_MAX_DPLL_DIV,
  499. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  500. };
  501. static struct clk dpll4_ck = {
  502. .name = "dpll4_ck",
  503. .ops = &clkops_noncore_dpll_ops,
  504. .parent = &sys_ck,
  505. .dpll_data = &dpll4_dd,
  506. .round_rate = &omap2_dpll_round_rate,
  507. .set_rate = &omap3_dpll4_set_rate,
  508. .clkdm_name = "dpll4_clkdm",
  509. .recalc = &omap3_dpll_recalc,
  510. };
  511. /*
  512. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  513. * DPLL isn't bypassed --
  514. * XXX does this serve any downstream clocks?
  515. */
  516. static struct clk dpll4_x2_ck = {
  517. .name = "dpll4_x2_ck",
  518. .ops = &clkops_null,
  519. .parent = &dpll4_ck,
  520. .clkdm_name = "dpll4_clkdm",
  521. .recalc = &omap3_clkoutx2_recalc,
  522. };
  523. static const struct clksel div16_dpll4_clksel[] = {
  524. { .parent = &dpll4_ck, .rates = div16_dpll_rates },
  525. { .parent = NULL }
  526. };
  527. /* This virtual clock is the source for dpll4_m2x2_ck */
  528. static struct clk dpll4_m2_ck = {
  529. .name = "dpll4_m2_ck",
  530. .ops = &clkops_null,
  531. .parent = &dpll4_ck,
  532. .init = &omap2_init_clksel_parent,
  533. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  534. .clksel_mask = OMAP3430_DIV_96M_MASK,
  535. .clksel = div16_dpll4_clksel,
  536. .clkdm_name = "dpll4_clkdm",
  537. .recalc = &omap2_clksel_recalc,
  538. };
  539. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  540. static struct clk dpll4_m2x2_ck = {
  541. .name = "dpll4_m2x2_ck",
  542. .ops = &clkops_omap2_dflt_wait,
  543. .parent = &dpll4_m2_ck,
  544. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  545. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  546. .flags = INVERT_ENABLE,
  547. .clkdm_name = "dpll4_clkdm",
  548. .recalc = &omap3_clkoutx2_recalc,
  549. };
  550. /*
  551. * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
  552. * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
  553. * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
  554. * CM_96K_(F)CLK.
  555. */
  556. static struct clk omap_96m_alwon_fck = {
  557. .name = "omap_96m_alwon_fck",
  558. .ops = &clkops_null,
  559. .parent = &dpll4_m2x2_ck,
  560. .recalc = &followparent_recalc,
  561. };
  562. static struct clk cm_96m_fck = {
  563. .name = "cm_96m_fck",
  564. .ops = &clkops_null,
  565. .parent = &omap_96m_alwon_fck,
  566. .recalc = &followparent_recalc,
  567. };
  568. static const struct clksel_rate omap_96m_dpll_rates[] = {
  569. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  570. { .div = 0 }
  571. };
  572. static const struct clksel_rate omap_96m_sys_rates[] = {
  573. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  574. { .div = 0 }
  575. };
  576. static const struct clksel omap_96m_fck_clksel[] = {
  577. { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
  578. { .parent = &sys_ck, .rates = omap_96m_sys_rates },
  579. { .parent = NULL }
  580. };
  581. static struct clk omap_96m_fck = {
  582. .name = "omap_96m_fck",
  583. .ops = &clkops_null,
  584. .parent = &sys_ck,
  585. .init = &omap2_init_clksel_parent,
  586. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  587. .clksel_mask = OMAP3430_SOURCE_96M_MASK,
  588. .clksel = omap_96m_fck_clksel,
  589. .recalc = &omap2_clksel_recalc,
  590. };
  591. /* This virtual clock is the source for dpll4_m3x2_ck */
  592. static struct clk dpll4_m3_ck = {
  593. .name = "dpll4_m3_ck",
  594. .ops = &clkops_null,
  595. .parent = &dpll4_ck,
  596. .init = &omap2_init_clksel_parent,
  597. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  598. .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
  599. .clksel = div16_dpll4_clksel,
  600. .clkdm_name = "dpll4_clkdm",
  601. .recalc = &omap2_clksel_recalc,
  602. };
  603. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  604. static struct clk dpll4_m3x2_ck = {
  605. .name = "dpll4_m3x2_ck",
  606. .ops = &clkops_omap2_dflt_wait,
  607. .parent = &dpll4_m3_ck,
  608. .init = &omap2_init_clksel_parent,
  609. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  610. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  611. .flags = INVERT_ENABLE,
  612. .clkdm_name = "dpll4_clkdm",
  613. .recalc = &omap3_clkoutx2_recalc,
  614. };
  615. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  616. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  617. { .div = 0 }
  618. };
  619. static const struct clksel_rate omap_54m_alt_rates[] = {
  620. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  621. { .div = 0 }
  622. };
  623. static const struct clksel omap_54m_clksel[] = {
  624. { .parent = &dpll4_m3x2_ck, .rates = omap_54m_d4m3x2_rates },
  625. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  626. { .parent = NULL }
  627. };
  628. static struct clk omap_54m_fck = {
  629. .name = "omap_54m_fck",
  630. .ops = &clkops_null,
  631. .init = &omap2_init_clksel_parent,
  632. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  633. .clksel_mask = OMAP3430_SOURCE_54M_MASK,
  634. .clksel = omap_54m_clksel,
  635. .recalc = &omap2_clksel_recalc,
  636. };
  637. static const struct clksel_rate omap_48m_cm96m_rates[] = {
  638. { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  639. { .div = 0 }
  640. };
  641. static const struct clksel_rate omap_48m_alt_rates[] = {
  642. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  643. { .div = 0 }
  644. };
  645. static const struct clksel omap_48m_clksel[] = {
  646. { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
  647. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  648. { .parent = NULL }
  649. };
  650. static struct clk omap_48m_fck = {
  651. .name = "omap_48m_fck",
  652. .ops = &clkops_null,
  653. .init = &omap2_init_clksel_parent,
  654. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  655. .clksel_mask = OMAP3430_SOURCE_48M_MASK,
  656. .clksel = omap_48m_clksel,
  657. .recalc = &omap2_clksel_recalc,
  658. };
  659. static struct clk omap_12m_fck = {
  660. .name = "omap_12m_fck",
  661. .ops = &clkops_null,
  662. .parent = &omap_48m_fck,
  663. .fixed_div = 4,
  664. .recalc = &omap2_fixed_divisor_recalc,
  665. };
  666. /* This virstual clock is the source for dpll4_m4x2_ck */
  667. static struct clk dpll4_m4_ck = {
  668. .name = "dpll4_m4_ck",
  669. .ops = &clkops_null,
  670. .parent = &dpll4_ck,
  671. .init = &omap2_init_clksel_parent,
  672. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  673. .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
  674. .clksel = div16_dpll4_clksel,
  675. .clkdm_name = "dpll4_clkdm",
  676. .recalc = &omap2_clksel_recalc,
  677. .set_rate = &omap2_clksel_set_rate,
  678. .round_rate = &omap2_clksel_round_rate,
  679. };
  680. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  681. static struct clk dpll4_m4x2_ck = {
  682. .name = "dpll4_m4x2_ck",
  683. .ops = &clkops_omap2_dflt_wait,
  684. .parent = &dpll4_m4_ck,
  685. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  686. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  687. .flags = INVERT_ENABLE,
  688. .clkdm_name = "dpll4_clkdm",
  689. .recalc = &omap3_clkoutx2_recalc,
  690. };
  691. /* This virtual clock is the source for dpll4_m5x2_ck */
  692. static struct clk dpll4_m5_ck = {
  693. .name = "dpll4_m5_ck",
  694. .ops = &clkops_null,
  695. .parent = &dpll4_ck,
  696. .init = &omap2_init_clksel_parent,
  697. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  698. .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
  699. .clksel = div16_dpll4_clksel,
  700. .clkdm_name = "dpll4_clkdm",
  701. .recalc = &omap2_clksel_recalc,
  702. };
  703. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  704. static struct clk dpll4_m5x2_ck = {
  705. .name = "dpll4_m5x2_ck",
  706. .ops = &clkops_omap2_dflt_wait,
  707. .parent = &dpll4_m5_ck,
  708. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  709. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  710. .flags = INVERT_ENABLE,
  711. .clkdm_name = "dpll4_clkdm",
  712. .recalc = &omap3_clkoutx2_recalc,
  713. };
  714. /* This virtual clock is the source for dpll4_m6x2_ck */
  715. static struct clk dpll4_m6_ck = {
  716. .name = "dpll4_m6_ck",
  717. .ops = &clkops_null,
  718. .parent = &dpll4_ck,
  719. .init = &omap2_init_clksel_parent,
  720. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  721. .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
  722. .clksel = div16_dpll4_clksel,
  723. .clkdm_name = "dpll4_clkdm",
  724. .recalc = &omap2_clksel_recalc,
  725. };
  726. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  727. static struct clk dpll4_m6x2_ck = {
  728. .name = "dpll4_m6x2_ck",
  729. .ops = &clkops_omap2_dflt_wait,
  730. .parent = &dpll4_m6_ck,
  731. .init = &omap2_init_clksel_parent,
  732. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  733. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  734. .flags = INVERT_ENABLE,
  735. .clkdm_name = "dpll4_clkdm",
  736. .recalc = &omap3_clkoutx2_recalc,
  737. };
  738. static struct clk emu_per_alwon_ck = {
  739. .name = "emu_per_alwon_ck",
  740. .ops = &clkops_null,
  741. .parent = &dpll4_m6x2_ck,
  742. .clkdm_name = "dpll4_clkdm",
  743. .recalc = &followparent_recalc,
  744. };
  745. /* DPLL5 */
  746. /* Supplies 120MHz clock, USIM source clock */
  747. /* Type: DPLL */
  748. /* 3430ES2 only */
  749. static struct dpll_data dpll5_dd = {
  750. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  751. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  752. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  753. .clk_bypass = &sys_ck,
  754. .clk_ref = &sys_ck,
  755. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  756. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  757. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  758. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  759. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  760. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  761. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  762. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  763. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  764. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  765. .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  766. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  767. .min_divider = 1,
  768. .max_divider = OMAP3_MAX_DPLL_DIV,
  769. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  770. };
  771. static struct clk dpll5_ck = {
  772. .name = "dpll5_ck",
  773. .ops = &clkops_noncore_dpll_ops,
  774. .parent = &sys_ck,
  775. .dpll_data = &dpll5_dd,
  776. .round_rate = &omap2_dpll_round_rate,
  777. .set_rate = &omap3_noncore_dpll_set_rate,
  778. .clkdm_name = "dpll5_clkdm",
  779. .recalc = &omap3_dpll_recalc,
  780. };
  781. static const struct clksel div16_dpll5_clksel[] = {
  782. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  783. { .parent = NULL }
  784. };
  785. static struct clk dpll5_m2_ck = {
  786. .name = "dpll5_m2_ck",
  787. .ops = &clkops_null,
  788. .parent = &dpll5_ck,
  789. .init = &omap2_init_clksel_parent,
  790. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  791. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  792. .clksel = div16_dpll5_clksel,
  793. .clkdm_name = "dpll5_clkdm",
  794. .recalc = &omap2_clksel_recalc,
  795. };
  796. /* CM EXTERNAL CLOCK OUTPUTS */
  797. static const struct clksel_rate clkout2_src_core_rates[] = {
  798. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  799. { .div = 0 }
  800. };
  801. static const struct clksel_rate clkout2_src_sys_rates[] = {
  802. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  803. { .div = 0 }
  804. };
  805. static const struct clksel_rate clkout2_src_96m_rates[] = {
  806. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  807. { .div = 0 }
  808. };
  809. static const struct clksel_rate clkout2_src_54m_rates[] = {
  810. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  811. { .div = 0 }
  812. };
  813. static const struct clksel clkout2_src_clksel[] = {
  814. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  815. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  816. { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
  817. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  818. { .parent = NULL }
  819. };
  820. static struct clk clkout2_src_ck = {
  821. .name = "clkout2_src_ck",
  822. .ops = &clkops_omap2_dflt,
  823. .init = &omap2_init_clksel_parent,
  824. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  825. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  826. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  827. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  828. .clksel = clkout2_src_clksel,
  829. .clkdm_name = "core_clkdm",
  830. .recalc = &omap2_clksel_recalc,
  831. };
  832. static const struct clksel_rate sys_clkout2_rates[] = {
  833. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  834. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  835. { .div = 4, .val = 2, .flags = RATE_IN_343X },
  836. { .div = 8, .val = 3, .flags = RATE_IN_343X },
  837. { .div = 16, .val = 4, .flags = RATE_IN_343X },
  838. { .div = 0 },
  839. };
  840. static const struct clksel sys_clkout2_clksel[] = {
  841. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  842. { .parent = NULL },
  843. };
  844. static struct clk sys_clkout2 = {
  845. .name = "sys_clkout2",
  846. .ops = &clkops_null,
  847. .init = &omap2_init_clksel_parent,
  848. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  849. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  850. .clksel = sys_clkout2_clksel,
  851. .recalc = &omap2_clksel_recalc,
  852. };
  853. /* CM OUTPUT CLOCKS */
  854. static struct clk corex2_fck = {
  855. .name = "corex2_fck",
  856. .ops = &clkops_null,
  857. .parent = &dpll3_m2x2_ck,
  858. .recalc = &followparent_recalc,
  859. };
  860. /* DPLL power domain clock controls */
  861. static const struct clksel_rate div4_rates[] = {
  862. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  863. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  864. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  865. { .div = 0 }
  866. };
  867. static const struct clksel div4_core_clksel[] = {
  868. { .parent = &core_ck, .rates = div4_rates },
  869. { .parent = NULL }
  870. };
  871. /*
  872. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  873. * may be inconsistent here?
  874. */
  875. static struct clk dpll1_fck = {
  876. .name = "dpll1_fck",
  877. .ops = &clkops_null,
  878. .parent = &core_ck,
  879. .init = &omap2_init_clksel_parent,
  880. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  881. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  882. .clksel = div4_core_clksel,
  883. .recalc = &omap2_clksel_recalc,
  884. };
  885. static struct clk mpu_ck = {
  886. .name = "mpu_ck",
  887. .ops = &clkops_null,
  888. .parent = &dpll1_x2m2_ck,
  889. .clkdm_name = "mpu_clkdm",
  890. .recalc = &followparent_recalc,
  891. };
  892. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  893. static const struct clksel_rate arm_fck_rates[] = {
  894. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  895. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  896. { .div = 0 },
  897. };
  898. static const struct clksel arm_fck_clksel[] = {
  899. { .parent = &mpu_ck, .rates = arm_fck_rates },
  900. { .parent = NULL }
  901. };
  902. static struct clk arm_fck = {
  903. .name = "arm_fck",
  904. .ops = &clkops_null,
  905. .parent = &mpu_ck,
  906. .init = &omap2_init_clksel_parent,
  907. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  908. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  909. .clksel = arm_fck_clksel,
  910. .recalc = &omap2_clksel_recalc,
  911. };
  912. /* XXX What about neon_clkdm ? */
  913. /*
  914. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  915. * although it is referenced - so this is a guess
  916. */
  917. static struct clk emu_mpu_alwon_ck = {
  918. .name = "emu_mpu_alwon_ck",
  919. .ops = &clkops_null,
  920. .parent = &mpu_ck,
  921. .recalc = &followparent_recalc,
  922. };
  923. static struct clk dpll2_fck = {
  924. .name = "dpll2_fck",
  925. .ops = &clkops_null,
  926. .parent = &core_ck,
  927. .init = &omap2_init_clksel_parent,
  928. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  929. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  930. .clksel = div4_core_clksel,
  931. .recalc = &omap2_clksel_recalc,
  932. };
  933. static struct clk iva2_ck = {
  934. .name = "iva2_ck",
  935. .ops = &clkops_omap2_dflt_wait,
  936. .parent = &dpll2_m2_ck,
  937. .init = &omap2_init_clksel_parent,
  938. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  939. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  940. .clkdm_name = "iva2_clkdm",
  941. .recalc = &followparent_recalc,
  942. };
  943. /* Common interface clocks */
  944. static const struct clksel div2_core_clksel[] = {
  945. { .parent = &core_ck, .rates = div2_rates },
  946. { .parent = NULL }
  947. };
  948. static struct clk l3_ick = {
  949. .name = "l3_ick",
  950. .ops = &clkops_null,
  951. .parent = &core_ck,
  952. .init = &omap2_init_clksel_parent,
  953. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  954. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  955. .clksel = div2_core_clksel,
  956. .clkdm_name = "core_l3_clkdm",
  957. .recalc = &omap2_clksel_recalc,
  958. };
  959. static const struct clksel div2_l3_clksel[] = {
  960. { .parent = &l3_ick, .rates = div2_rates },
  961. { .parent = NULL }
  962. };
  963. static struct clk l4_ick = {
  964. .name = "l4_ick",
  965. .ops = &clkops_null,
  966. .parent = &l3_ick,
  967. .init = &omap2_init_clksel_parent,
  968. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  969. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  970. .clksel = div2_l3_clksel,
  971. .clkdm_name = "core_l4_clkdm",
  972. .recalc = &omap2_clksel_recalc,
  973. };
  974. static const struct clksel div2_l4_clksel[] = {
  975. { .parent = &l4_ick, .rates = div2_rates },
  976. { .parent = NULL }
  977. };
  978. static struct clk rm_ick = {
  979. .name = "rm_ick",
  980. .ops = &clkops_null,
  981. .parent = &l4_ick,
  982. .init = &omap2_init_clksel_parent,
  983. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  984. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  985. .clksel = div2_l4_clksel,
  986. .recalc = &omap2_clksel_recalc,
  987. };
  988. /* GFX power domain */
  989. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  990. static const struct clksel gfx_l3_clksel[] = {
  991. { .parent = &l3_ick, .rates = gfx_l3_rates },
  992. { .parent = NULL }
  993. };
  994. /* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
  995. static struct clk gfx_l3_ck = {
  996. .name = "gfx_l3_ck",
  997. .ops = &clkops_omap2_dflt_wait,
  998. .parent = &l3_ick,
  999. .init = &omap2_init_clksel_parent,
  1000. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1001. .enable_bit = OMAP_EN_GFX_SHIFT,
  1002. .recalc = &followparent_recalc,
  1003. };
  1004. static struct clk gfx_l3_fck = {
  1005. .name = "gfx_l3_fck",
  1006. .ops = &clkops_null,
  1007. .parent = &gfx_l3_ck,
  1008. .init = &omap2_init_clksel_parent,
  1009. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1010. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1011. .clksel = gfx_l3_clksel,
  1012. .clkdm_name = "gfx_3430es1_clkdm",
  1013. .recalc = &omap2_clksel_recalc,
  1014. };
  1015. static struct clk gfx_l3_ick = {
  1016. .name = "gfx_l3_ick",
  1017. .ops = &clkops_null,
  1018. .parent = &gfx_l3_ck,
  1019. .clkdm_name = "gfx_3430es1_clkdm",
  1020. .recalc = &followparent_recalc,
  1021. };
  1022. static struct clk gfx_cg1_ck = {
  1023. .name = "gfx_cg1_ck",
  1024. .ops = &clkops_omap2_dflt_wait,
  1025. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1026. .init = &omap2_init_clk_clkdm,
  1027. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1028. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1029. .clkdm_name = "gfx_3430es1_clkdm",
  1030. .recalc = &followparent_recalc,
  1031. };
  1032. static struct clk gfx_cg2_ck = {
  1033. .name = "gfx_cg2_ck",
  1034. .ops = &clkops_omap2_dflt_wait,
  1035. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1036. .init = &omap2_init_clk_clkdm,
  1037. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1038. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1039. .clkdm_name = "gfx_3430es1_clkdm",
  1040. .recalc = &followparent_recalc,
  1041. };
  1042. /* SGX power domain - 3430ES2 only */
  1043. static const struct clksel_rate sgx_core_rates[] = {
  1044. { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1045. { .div = 4, .val = 1, .flags = RATE_IN_343X },
  1046. { .div = 6, .val = 2, .flags = RATE_IN_343X },
  1047. { .div = 0 },
  1048. };
  1049. static const struct clksel_rate sgx_96m_rates[] = {
  1050. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1051. { .div = 0 },
  1052. };
  1053. static const struct clksel sgx_clksel[] = {
  1054. { .parent = &core_ck, .rates = sgx_core_rates },
  1055. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1056. { .parent = NULL },
  1057. };
  1058. static struct clk sgx_fck = {
  1059. .name = "sgx_fck",
  1060. .ops = &clkops_omap2_dflt_wait,
  1061. .init = &omap2_init_clksel_parent,
  1062. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1063. .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
  1064. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1065. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1066. .clksel = sgx_clksel,
  1067. .clkdm_name = "sgx_clkdm",
  1068. .recalc = &omap2_clksel_recalc,
  1069. };
  1070. static struct clk sgx_ick = {
  1071. .name = "sgx_ick",
  1072. .ops = &clkops_omap2_dflt_wait,
  1073. .parent = &l3_ick,
  1074. .init = &omap2_init_clk_clkdm,
  1075. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1076. .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
  1077. .clkdm_name = "sgx_clkdm",
  1078. .recalc = &followparent_recalc,
  1079. };
  1080. /* CORE power domain */
  1081. static struct clk d2d_26m_fck = {
  1082. .name = "d2d_26m_fck",
  1083. .ops = &clkops_omap2_dflt_wait,
  1084. .parent = &sys_ck,
  1085. .init = &omap2_init_clk_clkdm,
  1086. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1087. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1088. .clkdm_name = "d2d_clkdm",
  1089. .recalc = &followparent_recalc,
  1090. };
  1091. static struct clk modem_fck = {
  1092. .name = "modem_fck",
  1093. .ops = &clkops_omap2_dflt_wait,
  1094. .parent = &sys_ck,
  1095. .init = &omap2_init_clk_clkdm,
  1096. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1097. .enable_bit = OMAP3430_EN_MODEM_SHIFT,
  1098. .clkdm_name = "d2d_clkdm",
  1099. .recalc = &followparent_recalc,
  1100. };
  1101. static struct clk sad2d_ick = {
  1102. .name = "sad2d_ick",
  1103. .ops = &clkops_omap2_dflt_wait,
  1104. .parent = &l3_ick,
  1105. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1106. .enable_bit = OMAP3430_EN_SAD2D_SHIFT,
  1107. .clkdm_name = "d2d_clkdm",
  1108. .recalc = &followparent_recalc,
  1109. };
  1110. static struct clk mad2d_ick = {
  1111. .name = "mad2d_ick",
  1112. .ops = &clkops_omap2_dflt_wait,
  1113. .parent = &l3_ick,
  1114. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1115. .enable_bit = OMAP3430_EN_MAD2D_SHIFT,
  1116. .clkdm_name = "d2d_clkdm",
  1117. .recalc = &followparent_recalc,
  1118. };
  1119. static const struct clksel omap343x_gpt_clksel[] = {
  1120. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1121. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1122. { .parent = NULL}
  1123. };
  1124. static struct clk gpt10_fck = {
  1125. .name = "gpt10_fck",
  1126. .ops = &clkops_omap2_dflt_wait,
  1127. .parent = &sys_ck,
  1128. .init = &omap2_init_clksel_parent,
  1129. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1130. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1131. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1132. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1133. .clksel = omap343x_gpt_clksel,
  1134. .clkdm_name = "core_l4_clkdm",
  1135. .recalc = &omap2_clksel_recalc,
  1136. };
  1137. static struct clk gpt11_fck = {
  1138. .name = "gpt11_fck",
  1139. .ops = &clkops_omap2_dflt_wait,
  1140. .parent = &sys_ck,
  1141. .init = &omap2_init_clksel_parent,
  1142. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1143. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1144. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1145. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1146. .clksel = omap343x_gpt_clksel,
  1147. .clkdm_name = "core_l4_clkdm",
  1148. .recalc = &omap2_clksel_recalc,
  1149. };
  1150. static struct clk cpefuse_fck = {
  1151. .name = "cpefuse_fck",
  1152. .ops = &clkops_omap2_dflt,
  1153. .parent = &sys_ck,
  1154. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1155. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1156. .recalc = &followparent_recalc,
  1157. };
  1158. static struct clk ts_fck = {
  1159. .name = "ts_fck",
  1160. .ops = &clkops_omap2_dflt,
  1161. .parent = &omap_32k_fck,
  1162. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1163. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1164. .recalc = &followparent_recalc,
  1165. };
  1166. static struct clk usbtll_fck = {
  1167. .name = "usbtll_fck",
  1168. .ops = &clkops_omap2_dflt,
  1169. .parent = &dpll5_m2_ck,
  1170. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1171. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1172. .recalc = &followparent_recalc,
  1173. };
  1174. /* CORE 96M FCLK-derived clocks */
  1175. static struct clk core_96m_fck = {
  1176. .name = "core_96m_fck",
  1177. .ops = &clkops_null,
  1178. .parent = &omap_96m_fck,
  1179. .clkdm_name = "core_l4_clkdm",
  1180. .recalc = &followparent_recalc,
  1181. };
  1182. static struct clk mmchs3_fck = {
  1183. .name = "mmchs_fck",
  1184. .ops = &clkops_omap2_dflt_wait,
  1185. .id = 2,
  1186. .parent = &core_96m_fck,
  1187. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1188. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1189. .clkdm_name = "core_l4_clkdm",
  1190. .recalc = &followparent_recalc,
  1191. };
  1192. static struct clk mmchs2_fck = {
  1193. .name = "mmchs_fck",
  1194. .ops = &clkops_omap2_dflt_wait,
  1195. .id = 1,
  1196. .parent = &core_96m_fck,
  1197. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1198. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1199. .clkdm_name = "core_l4_clkdm",
  1200. .recalc = &followparent_recalc,
  1201. };
  1202. static struct clk mspro_fck = {
  1203. .name = "mspro_fck",
  1204. .ops = &clkops_omap2_dflt_wait,
  1205. .parent = &core_96m_fck,
  1206. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1207. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1208. .clkdm_name = "core_l4_clkdm",
  1209. .recalc = &followparent_recalc,
  1210. };
  1211. static struct clk mmchs1_fck = {
  1212. .name = "mmchs_fck",
  1213. .ops = &clkops_omap2_dflt_wait,
  1214. .parent = &core_96m_fck,
  1215. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1216. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1217. .clkdm_name = "core_l4_clkdm",
  1218. .recalc = &followparent_recalc,
  1219. };
  1220. static struct clk i2c3_fck = {
  1221. .name = "i2c_fck",
  1222. .ops = &clkops_omap2_dflt_wait,
  1223. .id = 3,
  1224. .parent = &core_96m_fck,
  1225. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1226. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1227. .clkdm_name = "core_l4_clkdm",
  1228. .recalc = &followparent_recalc,
  1229. };
  1230. static struct clk i2c2_fck = {
  1231. .name = "i2c_fck",
  1232. .ops = &clkops_omap2_dflt_wait,
  1233. .id = 2,
  1234. .parent = &core_96m_fck,
  1235. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1236. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1237. .clkdm_name = "core_l4_clkdm",
  1238. .recalc = &followparent_recalc,
  1239. };
  1240. static struct clk i2c1_fck = {
  1241. .name = "i2c_fck",
  1242. .ops = &clkops_omap2_dflt_wait,
  1243. .id = 1,
  1244. .parent = &core_96m_fck,
  1245. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1246. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1247. .clkdm_name = "core_l4_clkdm",
  1248. .recalc = &followparent_recalc,
  1249. };
  1250. /*
  1251. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1252. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1253. */
  1254. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1255. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1256. { .div = 0 }
  1257. };
  1258. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1259. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1260. { .div = 0 }
  1261. };
  1262. static const struct clksel mcbsp_15_clksel[] = {
  1263. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1264. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1265. { .parent = NULL }
  1266. };
  1267. static struct clk mcbsp5_fck = {
  1268. .name = "mcbsp_fck",
  1269. .ops = &clkops_omap2_dflt_wait,
  1270. .id = 5,
  1271. .init = &omap2_init_clksel_parent,
  1272. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1273. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1274. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1275. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1276. .clksel = mcbsp_15_clksel,
  1277. .clkdm_name = "core_l4_clkdm",
  1278. .recalc = &omap2_clksel_recalc,
  1279. };
  1280. static struct clk mcbsp1_fck = {
  1281. .name = "mcbsp_fck",
  1282. .ops = &clkops_omap2_dflt_wait,
  1283. .id = 1,
  1284. .init = &omap2_init_clksel_parent,
  1285. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1286. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1287. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1288. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1289. .clksel = mcbsp_15_clksel,
  1290. .clkdm_name = "core_l4_clkdm",
  1291. .recalc = &omap2_clksel_recalc,
  1292. };
  1293. /* CORE_48M_FCK-derived clocks */
  1294. static struct clk core_48m_fck = {
  1295. .name = "core_48m_fck",
  1296. .ops = &clkops_null,
  1297. .parent = &omap_48m_fck,
  1298. .clkdm_name = "core_l4_clkdm",
  1299. .recalc = &followparent_recalc,
  1300. };
  1301. static struct clk mcspi4_fck = {
  1302. .name = "mcspi_fck",
  1303. .ops = &clkops_omap2_dflt_wait,
  1304. .id = 4,
  1305. .parent = &core_48m_fck,
  1306. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1307. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1308. .recalc = &followparent_recalc,
  1309. };
  1310. static struct clk mcspi3_fck = {
  1311. .name = "mcspi_fck",
  1312. .ops = &clkops_omap2_dflt_wait,
  1313. .id = 3,
  1314. .parent = &core_48m_fck,
  1315. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1316. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1317. .recalc = &followparent_recalc,
  1318. };
  1319. static struct clk mcspi2_fck = {
  1320. .name = "mcspi_fck",
  1321. .ops = &clkops_omap2_dflt_wait,
  1322. .id = 2,
  1323. .parent = &core_48m_fck,
  1324. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1325. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1326. .recalc = &followparent_recalc,
  1327. };
  1328. static struct clk mcspi1_fck = {
  1329. .name = "mcspi_fck",
  1330. .ops = &clkops_omap2_dflt_wait,
  1331. .id = 1,
  1332. .parent = &core_48m_fck,
  1333. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1334. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1335. .recalc = &followparent_recalc,
  1336. };
  1337. static struct clk uart2_fck = {
  1338. .name = "uart2_fck",
  1339. .ops = &clkops_omap2_dflt_wait,
  1340. .parent = &core_48m_fck,
  1341. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1342. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1343. .recalc = &followparent_recalc,
  1344. };
  1345. static struct clk uart1_fck = {
  1346. .name = "uart1_fck",
  1347. .ops = &clkops_omap2_dflt_wait,
  1348. .parent = &core_48m_fck,
  1349. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1350. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1351. .recalc = &followparent_recalc,
  1352. };
  1353. static struct clk fshostusb_fck = {
  1354. .name = "fshostusb_fck",
  1355. .ops = &clkops_omap2_dflt_wait,
  1356. .parent = &core_48m_fck,
  1357. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1358. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1359. .recalc = &followparent_recalc,
  1360. };
  1361. /* CORE_12M_FCK based clocks */
  1362. static struct clk core_12m_fck = {
  1363. .name = "core_12m_fck",
  1364. .ops = &clkops_null,
  1365. .parent = &omap_12m_fck,
  1366. .clkdm_name = "core_l4_clkdm",
  1367. .recalc = &followparent_recalc,
  1368. };
  1369. static struct clk hdq_fck = {
  1370. .name = "hdq_fck",
  1371. .ops = &clkops_omap2_dflt_wait,
  1372. .parent = &core_12m_fck,
  1373. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1374. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1375. .recalc = &followparent_recalc,
  1376. };
  1377. /* DPLL3-derived clock */
  1378. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1379. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1380. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  1381. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  1382. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1383. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  1384. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1385. { .div = 0 }
  1386. };
  1387. static const struct clksel ssi_ssr_clksel[] = {
  1388. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1389. { .parent = NULL }
  1390. };
  1391. static struct clk ssi_ssr_fck = {
  1392. .name = "ssi_ssr_fck",
  1393. .ops = &clkops_omap2_dflt,
  1394. .init = &omap2_init_clksel_parent,
  1395. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1396. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1397. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1398. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1399. .clksel = ssi_ssr_clksel,
  1400. .clkdm_name = "core_l4_clkdm",
  1401. .recalc = &omap2_clksel_recalc,
  1402. };
  1403. static struct clk ssi_sst_fck = {
  1404. .name = "ssi_sst_fck",
  1405. .ops = &clkops_null,
  1406. .parent = &ssi_ssr_fck,
  1407. .fixed_div = 2,
  1408. .recalc = &omap2_fixed_divisor_recalc,
  1409. };
  1410. /* CORE_L3_ICK based clocks */
  1411. /*
  1412. * XXX must add clk_enable/clk_disable for these if standard code won't
  1413. * handle it
  1414. */
  1415. static struct clk core_l3_ick = {
  1416. .name = "core_l3_ick",
  1417. .ops = &clkops_null,
  1418. .parent = &l3_ick,
  1419. .init = &omap2_init_clk_clkdm,
  1420. .clkdm_name = "core_l3_clkdm",
  1421. .recalc = &followparent_recalc,
  1422. };
  1423. static struct clk hsotgusb_ick = {
  1424. .name = "hsotgusb_ick",
  1425. .ops = &clkops_omap2_dflt_wait,
  1426. .parent = &core_l3_ick,
  1427. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1428. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1429. .clkdm_name = "core_l3_clkdm",
  1430. .recalc = &followparent_recalc,
  1431. };
  1432. static struct clk sdrc_ick = {
  1433. .name = "sdrc_ick",
  1434. .ops = &clkops_omap2_dflt_wait,
  1435. .parent = &core_l3_ick,
  1436. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1437. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1438. .flags = ENABLE_ON_INIT,
  1439. .clkdm_name = "core_l3_clkdm",
  1440. .recalc = &followparent_recalc,
  1441. };
  1442. static struct clk gpmc_fck = {
  1443. .name = "gpmc_fck",
  1444. .ops = &clkops_null,
  1445. .parent = &core_l3_ick,
  1446. .flags = ENABLE_ON_INIT, /* huh? */
  1447. .clkdm_name = "core_l3_clkdm",
  1448. .recalc = &followparent_recalc,
  1449. };
  1450. /* SECURITY_L3_ICK based clocks */
  1451. static struct clk security_l3_ick = {
  1452. .name = "security_l3_ick",
  1453. .ops = &clkops_null,
  1454. .parent = &l3_ick,
  1455. .recalc = &followparent_recalc,
  1456. };
  1457. static struct clk pka_ick = {
  1458. .name = "pka_ick",
  1459. .ops = &clkops_omap2_dflt_wait,
  1460. .parent = &security_l3_ick,
  1461. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1462. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1463. .recalc = &followparent_recalc,
  1464. };
  1465. /* CORE_L4_ICK based clocks */
  1466. static struct clk core_l4_ick = {
  1467. .name = "core_l4_ick",
  1468. .ops = &clkops_null,
  1469. .parent = &l4_ick,
  1470. .init = &omap2_init_clk_clkdm,
  1471. .clkdm_name = "core_l4_clkdm",
  1472. .recalc = &followparent_recalc,
  1473. };
  1474. static struct clk usbtll_ick = {
  1475. .name = "usbtll_ick",
  1476. .ops = &clkops_omap2_dflt_wait,
  1477. .parent = &core_l4_ick,
  1478. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1479. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1480. .clkdm_name = "core_l4_clkdm",
  1481. .recalc = &followparent_recalc,
  1482. };
  1483. static struct clk mmchs3_ick = {
  1484. .name = "mmchs_ick",
  1485. .ops = &clkops_omap2_dflt_wait,
  1486. .id = 2,
  1487. .parent = &core_l4_ick,
  1488. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1489. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1490. .clkdm_name = "core_l4_clkdm",
  1491. .recalc = &followparent_recalc,
  1492. };
  1493. /* Intersystem Communication Registers - chassis mode only */
  1494. static struct clk icr_ick = {
  1495. .name = "icr_ick",
  1496. .ops = &clkops_omap2_dflt_wait,
  1497. .parent = &core_l4_ick,
  1498. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1499. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1500. .clkdm_name = "core_l4_clkdm",
  1501. .recalc = &followparent_recalc,
  1502. };
  1503. static struct clk aes2_ick = {
  1504. .name = "aes2_ick",
  1505. .ops = &clkops_omap2_dflt_wait,
  1506. .parent = &core_l4_ick,
  1507. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1508. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1509. .clkdm_name = "core_l4_clkdm",
  1510. .recalc = &followparent_recalc,
  1511. };
  1512. static struct clk sha12_ick = {
  1513. .name = "sha12_ick",
  1514. .ops = &clkops_omap2_dflt_wait,
  1515. .parent = &core_l4_ick,
  1516. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1517. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1518. .clkdm_name = "core_l4_clkdm",
  1519. .recalc = &followparent_recalc,
  1520. };
  1521. static struct clk des2_ick = {
  1522. .name = "des2_ick",
  1523. .ops = &clkops_omap2_dflt_wait,
  1524. .parent = &core_l4_ick,
  1525. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1526. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1527. .clkdm_name = "core_l4_clkdm",
  1528. .recalc = &followparent_recalc,
  1529. };
  1530. static struct clk mmchs2_ick = {
  1531. .name = "mmchs_ick",
  1532. .ops = &clkops_omap2_dflt_wait,
  1533. .id = 1,
  1534. .parent = &core_l4_ick,
  1535. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1536. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1537. .clkdm_name = "core_l4_clkdm",
  1538. .recalc = &followparent_recalc,
  1539. };
  1540. static struct clk mmchs1_ick = {
  1541. .name = "mmchs_ick",
  1542. .ops = &clkops_omap2_dflt_wait,
  1543. .parent = &core_l4_ick,
  1544. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1545. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1546. .clkdm_name = "core_l4_clkdm",
  1547. .recalc = &followparent_recalc,
  1548. };
  1549. static struct clk mspro_ick = {
  1550. .name = "mspro_ick",
  1551. .ops = &clkops_omap2_dflt_wait,
  1552. .parent = &core_l4_ick,
  1553. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1554. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1555. .clkdm_name = "core_l4_clkdm",
  1556. .recalc = &followparent_recalc,
  1557. };
  1558. static struct clk hdq_ick = {
  1559. .name = "hdq_ick",
  1560. .ops = &clkops_omap2_dflt_wait,
  1561. .parent = &core_l4_ick,
  1562. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1563. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1564. .clkdm_name = "core_l4_clkdm",
  1565. .recalc = &followparent_recalc,
  1566. };
  1567. static struct clk mcspi4_ick = {
  1568. .name = "mcspi_ick",
  1569. .ops = &clkops_omap2_dflt_wait,
  1570. .id = 4,
  1571. .parent = &core_l4_ick,
  1572. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1573. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1574. .clkdm_name = "core_l4_clkdm",
  1575. .recalc = &followparent_recalc,
  1576. };
  1577. static struct clk mcspi3_ick = {
  1578. .name = "mcspi_ick",
  1579. .ops = &clkops_omap2_dflt_wait,
  1580. .id = 3,
  1581. .parent = &core_l4_ick,
  1582. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1583. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1584. .clkdm_name = "core_l4_clkdm",
  1585. .recalc = &followparent_recalc,
  1586. };
  1587. static struct clk mcspi2_ick = {
  1588. .name = "mcspi_ick",
  1589. .ops = &clkops_omap2_dflt_wait,
  1590. .id = 2,
  1591. .parent = &core_l4_ick,
  1592. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1593. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1594. .clkdm_name = "core_l4_clkdm",
  1595. .recalc = &followparent_recalc,
  1596. };
  1597. static struct clk mcspi1_ick = {
  1598. .name = "mcspi_ick",
  1599. .ops = &clkops_omap2_dflt_wait,
  1600. .id = 1,
  1601. .parent = &core_l4_ick,
  1602. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1603. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1604. .clkdm_name = "core_l4_clkdm",
  1605. .recalc = &followparent_recalc,
  1606. };
  1607. static struct clk i2c3_ick = {
  1608. .name = "i2c_ick",
  1609. .ops = &clkops_omap2_dflt_wait,
  1610. .id = 3,
  1611. .parent = &core_l4_ick,
  1612. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1613. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1614. .clkdm_name = "core_l4_clkdm",
  1615. .recalc = &followparent_recalc,
  1616. };
  1617. static struct clk i2c2_ick = {
  1618. .name = "i2c_ick",
  1619. .ops = &clkops_omap2_dflt_wait,
  1620. .id = 2,
  1621. .parent = &core_l4_ick,
  1622. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1623. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1624. .clkdm_name = "core_l4_clkdm",
  1625. .recalc = &followparent_recalc,
  1626. };
  1627. static struct clk i2c1_ick = {
  1628. .name = "i2c_ick",
  1629. .ops = &clkops_omap2_dflt_wait,
  1630. .id = 1,
  1631. .parent = &core_l4_ick,
  1632. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1633. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1634. .clkdm_name = "core_l4_clkdm",
  1635. .recalc = &followparent_recalc,
  1636. };
  1637. static struct clk uart2_ick = {
  1638. .name = "uart2_ick",
  1639. .ops = &clkops_omap2_dflt_wait,
  1640. .parent = &core_l4_ick,
  1641. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1642. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1643. .clkdm_name = "core_l4_clkdm",
  1644. .recalc = &followparent_recalc,
  1645. };
  1646. static struct clk uart1_ick = {
  1647. .name = "uart1_ick",
  1648. .ops = &clkops_omap2_dflt_wait,
  1649. .parent = &core_l4_ick,
  1650. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1651. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1652. .clkdm_name = "core_l4_clkdm",
  1653. .recalc = &followparent_recalc,
  1654. };
  1655. static struct clk gpt11_ick = {
  1656. .name = "gpt11_ick",
  1657. .ops = &clkops_omap2_dflt_wait,
  1658. .parent = &core_l4_ick,
  1659. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1660. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1661. .clkdm_name = "core_l4_clkdm",
  1662. .recalc = &followparent_recalc,
  1663. };
  1664. static struct clk gpt10_ick = {
  1665. .name = "gpt10_ick",
  1666. .ops = &clkops_omap2_dflt_wait,
  1667. .parent = &core_l4_ick,
  1668. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1669. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1670. .clkdm_name = "core_l4_clkdm",
  1671. .recalc = &followparent_recalc,
  1672. };
  1673. static struct clk mcbsp5_ick = {
  1674. .name = "mcbsp_ick",
  1675. .ops = &clkops_omap2_dflt_wait,
  1676. .id = 5,
  1677. .parent = &core_l4_ick,
  1678. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1679. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1680. .clkdm_name = "core_l4_clkdm",
  1681. .recalc = &followparent_recalc,
  1682. };
  1683. static struct clk mcbsp1_ick = {
  1684. .name = "mcbsp_ick",
  1685. .ops = &clkops_omap2_dflt_wait,
  1686. .id = 1,
  1687. .parent = &core_l4_ick,
  1688. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1689. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1690. .clkdm_name = "core_l4_clkdm",
  1691. .recalc = &followparent_recalc,
  1692. };
  1693. static struct clk fac_ick = {
  1694. .name = "fac_ick",
  1695. .ops = &clkops_omap2_dflt_wait,
  1696. .parent = &core_l4_ick,
  1697. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1698. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1699. .clkdm_name = "core_l4_clkdm",
  1700. .recalc = &followparent_recalc,
  1701. };
  1702. static struct clk mailboxes_ick = {
  1703. .name = "mailboxes_ick",
  1704. .ops = &clkops_omap2_dflt_wait,
  1705. .parent = &core_l4_ick,
  1706. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1707. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1708. .clkdm_name = "core_l4_clkdm",
  1709. .recalc = &followparent_recalc,
  1710. };
  1711. static struct clk omapctrl_ick = {
  1712. .name = "omapctrl_ick",
  1713. .ops = &clkops_omap2_dflt_wait,
  1714. .parent = &core_l4_ick,
  1715. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1716. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1717. .flags = ENABLE_ON_INIT,
  1718. .recalc = &followparent_recalc,
  1719. };
  1720. /* SSI_L4_ICK based clocks */
  1721. static struct clk ssi_l4_ick = {
  1722. .name = "ssi_l4_ick",
  1723. .ops = &clkops_null,
  1724. .parent = &l4_ick,
  1725. .clkdm_name = "core_l4_clkdm",
  1726. .recalc = &followparent_recalc,
  1727. };
  1728. static struct clk ssi_ick = {
  1729. .name = "ssi_ick",
  1730. .ops = &clkops_omap2_dflt,
  1731. .parent = &ssi_l4_ick,
  1732. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1733. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1734. .clkdm_name = "core_l4_clkdm",
  1735. .recalc = &followparent_recalc,
  1736. };
  1737. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1738. * but l4_ick makes more sense to me */
  1739. static const struct clksel usb_l4_clksel[] = {
  1740. { .parent = &l4_ick, .rates = div2_rates },
  1741. { .parent = NULL },
  1742. };
  1743. static struct clk usb_l4_ick = {
  1744. .name = "usb_l4_ick",
  1745. .ops = &clkops_omap2_dflt_wait,
  1746. .parent = &l4_ick,
  1747. .init = &omap2_init_clksel_parent,
  1748. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1749. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1750. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1751. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1752. .clksel = usb_l4_clksel,
  1753. .recalc = &omap2_clksel_recalc,
  1754. };
  1755. /* SECURITY_L4_ICK2 based clocks */
  1756. static struct clk security_l4_ick2 = {
  1757. .name = "security_l4_ick2",
  1758. .ops = &clkops_null,
  1759. .parent = &l4_ick,
  1760. .recalc = &followparent_recalc,
  1761. };
  1762. static struct clk aes1_ick = {
  1763. .name = "aes1_ick",
  1764. .ops = &clkops_omap2_dflt_wait,
  1765. .parent = &security_l4_ick2,
  1766. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1767. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1768. .recalc = &followparent_recalc,
  1769. };
  1770. static struct clk rng_ick = {
  1771. .name = "rng_ick",
  1772. .ops = &clkops_omap2_dflt_wait,
  1773. .parent = &security_l4_ick2,
  1774. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1775. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1776. .recalc = &followparent_recalc,
  1777. };
  1778. static struct clk sha11_ick = {
  1779. .name = "sha11_ick",
  1780. .ops = &clkops_omap2_dflt_wait,
  1781. .parent = &security_l4_ick2,
  1782. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1783. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1784. .recalc = &followparent_recalc,
  1785. };
  1786. static struct clk des1_ick = {
  1787. .name = "des1_ick",
  1788. .ops = &clkops_omap2_dflt_wait,
  1789. .parent = &security_l4_ick2,
  1790. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1791. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1792. .recalc = &followparent_recalc,
  1793. };
  1794. /* DSS */
  1795. static struct clk dss1_alwon_fck = {
  1796. .name = "dss1_alwon_fck",
  1797. .ops = &clkops_omap2_dflt,
  1798. .parent = &dpll4_m4x2_ck,
  1799. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1800. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1801. .clkdm_name = "dss_clkdm",
  1802. .recalc = &followparent_recalc,
  1803. };
  1804. static struct clk dss_tv_fck = {
  1805. .name = "dss_tv_fck",
  1806. .ops = &clkops_omap2_dflt,
  1807. .parent = &omap_54m_fck,
  1808. .init = &omap2_init_clk_clkdm,
  1809. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1810. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1811. .clkdm_name = "dss_clkdm",
  1812. .recalc = &followparent_recalc,
  1813. };
  1814. static struct clk dss_96m_fck = {
  1815. .name = "dss_96m_fck",
  1816. .ops = &clkops_omap2_dflt,
  1817. .parent = &omap_96m_fck,
  1818. .init = &omap2_init_clk_clkdm,
  1819. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1820. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1821. .clkdm_name = "dss_clkdm",
  1822. .recalc = &followparent_recalc,
  1823. };
  1824. static struct clk dss2_alwon_fck = {
  1825. .name = "dss2_alwon_fck",
  1826. .ops = &clkops_omap2_dflt,
  1827. .parent = &sys_ck,
  1828. .init = &omap2_init_clk_clkdm,
  1829. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1830. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1831. .clkdm_name = "dss_clkdm",
  1832. .recalc = &followparent_recalc,
  1833. };
  1834. static struct clk dss_ick = {
  1835. /* Handles both L3 and L4 clocks */
  1836. .name = "dss_ick",
  1837. .ops = &clkops_omap2_dflt,
  1838. .parent = &l4_ick,
  1839. .init = &omap2_init_clk_clkdm,
  1840. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1841. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1842. .clkdm_name = "dss_clkdm",
  1843. .recalc = &followparent_recalc,
  1844. };
  1845. /* CAM */
  1846. static struct clk cam_mclk = {
  1847. .name = "cam_mclk",
  1848. .ops = &clkops_omap2_dflt,
  1849. .parent = &dpll4_m5x2_ck,
  1850. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1851. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1852. .clkdm_name = "cam_clkdm",
  1853. .recalc = &followparent_recalc,
  1854. };
  1855. static struct clk cam_ick = {
  1856. /* Handles both L3 and L4 clocks */
  1857. .name = "cam_ick",
  1858. .ops = &clkops_omap2_dflt,
  1859. .parent = &l4_ick,
  1860. .init = &omap2_init_clk_clkdm,
  1861. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1862. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1863. .clkdm_name = "cam_clkdm",
  1864. .recalc = &followparent_recalc,
  1865. };
  1866. static struct clk csi2_96m_fck = {
  1867. .name = "csi2_96m_fck",
  1868. .ops = &clkops_omap2_dflt,
  1869. .parent = &core_96m_fck,
  1870. .init = &omap2_init_clk_clkdm,
  1871. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1872. .enable_bit = OMAP3430_EN_CSI2_SHIFT,
  1873. .clkdm_name = "cam_clkdm",
  1874. .recalc = &followparent_recalc,
  1875. };
  1876. /* USBHOST - 3430ES2 only */
  1877. static struct clk usbhost_120m_fck = {
  1878. .name = "usbhost_120m_fck",
  1879. .ops = &clkops_omap2_dflt_wait,
  1880. .parent = &dpll5_m2_ck,
  1881. .init = &omap2_init_clk_clkdm,
  1882. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1883. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  1884. .clkdm_name = "usbhost_clkdm",
  1885. .recalc = &followparent_recalc,
  1886. };
  1887. static struct clk usbhost_48m_fck = {
  1888. .name = "usbhost_48m_fck",
  1889. .ops = &clkops_omap2_dflt_wait,
  1890. .parent = &omap_48m_fck,
  1891. .init = &omap2_init_clk_clkdm,
  1892. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1893. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  1894. .clkdm_name = "usbhost_clkdm",
  1895. .recalc = &followparent_recalc,
  1896. };
  1897. static struct clk usbhost_ick = {
  1898. /* Handles both L3 and L4 clocks */
  1899. .name = "usbhost_ick",
  1900. .ops = &clkops_omap2_dflt_wait,
  1901. .parent = &l4_ick,
  1902. .init = &omap2_init_clk_clkdm,
  1903. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  1904. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  1905. .clkdm_name = "usbhost_clkdm",
  1906. .recalc = &followparent_recalc,
  1907. };
  1908. /* WKUP */
  1909. static const struct clksel_rate usim_96m_rates[] = {
  1910. { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1911. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1912. { .div = 8, .val = 5, .flags = RATE_IN_343X },
  1913. { .div = 10, .val = 6, .flags = RATE_IN_343X },
  1914. { .div = 0 },
  1915. };
  1916. static const struct clksel_rate usim_120m_rates[] = {
  1917. { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
  1918. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1919. { .div = 16, .val = 9, .flags = RATE_IN_343X },
  1920. { .div = 20, .val = 10, .flags = RATE_IN_343X },
  1921. { .div = 0 },
  1922. };
  1923. static const struct clksel usim_clksel[] = {
  1924. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  1925. { .parent = &dpll5_m2_ck, .rates = usim_120m_rates },
  1926. { .parent = &sys_ck, .rates = div2_rates },
  1927. { .parent = NULL },
  1928. };
  1929. /* 3430ES2 only */
  1930. static struct clk usim_fck = {
  1931. .name = "usim_fck",
  1932. .ops = &clkops_omap2_dflt_wait,
  1933. .init = &omap2_init_clksel_parent,
  1934. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1935. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  1936. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1937. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  1938. .clksel = usim_clksel,
  1939. .recalc = &omap2_clksel_recalc,
  1940. };
  1941. /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
  1942. static struct clk gpt1_fck = {
  1943. .name = "gpt1_fck",
  1944. .ops = &clkops_omap2_dflt_wait,
  1945. .init = &omap2_init_clksel_parent,
  1946. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1947. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  1948. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1949. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  1950. .clksel = omap343x_gpt_clksel,
  1951. .clkdm_name = "wkup_clkdm",
  1952. .recalc = &omap2_clksel_recalc,
  1953. };
  1954. static struct clk wkup_32k_fck = {
  1955. .name = "wkup_32k_fck",
  1956. .ops = &clkops_null,
  1957. .init = &omap2_init_clk_clkdm,
  1958. .parent = &omap_32k_fck,
  1959. .clkdm_name = "wkup_clkdm",
  1960. .recalc = &followparent_recalc,
  1961. };
  1962. static struct clk gpio1_dbck = {
  1963. .name = "gpio1_dbck",
  1964. .ops = &clkops_omap2_dflt,
  1965. .parent = &wkup_32k_fck,
  1966. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1967. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  1968. .clkdm_name = "wkup_clkdm",
  1969. .recalc = &followparent_recalc,
  1970. };
  1971. static struct clk wdt2_fck = {
  1972. .name = "wdt2_fck",
  1973. .ops = &clkops_omap2_dflt_wait,
  1974. .parent = &wkup_32k_fck,
  1975. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1976. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  1977. .clkdm_name = "wkup_clkdm",
  1978. .recalc = &followparent_recalc,
  1979. };
  1980. static struct clk wkup_l4_ick = {
  1981. .name = "wkup_l4_ick",
  1982. .ops = &clkops_null,
  1983. .parent = &sys_ck,
  1984. .clkdm_name = "wkup_clkdm",
  1985. .recalc = &followparent_recalc,
  1986. };
  1987. /* 3430ES2 only */
  1988. /* Never specifically named in the TRM, so we have to infer a likely name */
  1989. static struct clk usim_ick = {
  1990. .name = "usim_ick",
  1991. .ops = &clkops_omap2_dflt_wait,
  1992. .parent = &wkup_l4_ick,
  1993. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1994. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  1995. .clkdm_name = "wkup_clkdm",
  1996. .recalc = &followparent_recalc,
  1997. };
  1998. static struct clk wdt2_ick = {
  1999. .name = "wdt2_ick",
  2000. .ops = &clkops_omap2_dflt_wait,
  2001. .parent = &wkup_l4_ick,
  2002. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2003. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2004. .clkdm_name = "wkup_clkdm",
  2005. .recalc = &followparent_recalc,
  2006. };
  2007. static struct clk wdt1_ick = {
  2008. .name = "wdt1_ick",
  2009. .ops = &clkops_omap2_dflt_wait,
  2010. .parent = &wkup_l4_ick,
  2011. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2012. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2013. .clkdm_name = "wkup_clkdm",
  2014. .recalc = &followparent_recalc,
  2015. };
  2016. static struct clk gpio1_ick = {
  2017. .name = "gpio1_ick",
  2018. .ops = &clkops_omap2_dflt_wait,
  2019. .parent = &wkup_l4_ick,
  2020. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2021. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2022. .clkdm_name = "wkup_clkdm",
  2023. .recalc = &followparent_recalc,
  2024. };
  2025. static struct clk omap_32ksync_ick = {
  2026. .name = "omap_32ksync_ick",
  2027. .ops = &clkops_omap2_dflt_wait,
  2028. .parent = &wkup_l4_ick,
  2029. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2030. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  2031. .clkdm_name = "wkup_clkdm",
  2032. .recalc = &followparent_recalc,
  2033. };
  2034. /* XXX This clock no longer exists in 3430 TRM rev F */
  2035. static struct clk gpt12_ick = {
  2036. .name = "gpt12_ick",
  2037. .ops = &clkops_omap2_dflt_wait,
  2038. .parent = &wkup_l4_ick,
  2039. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2040. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  2041. .clkdm_name = "wkup_clkdm",
  2042. .recalc = &followparent_recalc,
  2043. };
  2044. static struct clk gpt1_ick = {
  2045. .name = "gpt1_ick",
  2046. .ops = &clkops_omap2_dflt_wait,
  2047. .parent = &wkup_l4_ick,
  2048. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2049. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2050. .clkdm_name = "wkup_clkdm",
  2051. .recalc = &followparent_recalc,
  2052. };
  2053. /* PER clock domain */
  2054. static struct clk per_96m_fck = {
  2055. .name = "per_96m_fck",
  2056. .ops = &clkops_null,
  2057. .parent = &omap_96m_alwon_fck,
  2058. .init = &omap2_init_clk_clkdm,
  2059. .clkdm_name = "per_clkdm",
  2060. .recalc = &followparent_recalc,
  2061. };
  2062. static struct clk per_48m_fck = {
  2063. .name = "per_48m_fck",
  2064. .ops = &clkops_null,
  2065. .parent = &omap_48m_fck,
  2066. .init = &omap2_init_clk_clkdm,
  2067. .clkdm_name = "per_clkdm",
  2068. .recalc = &followparent_recalc,
  2069. };
  2070. static struct clk uart3_fck = {
  2071. .name = "uart3_fck",
  2072. .ops = &clkops_omap2_dflt_wait,
  2073. .parent = &per_48m_fck,
  2074. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2075. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2076. .clkdm_name = "per_clkdm",
  2077. .recalc = &followparent_recalc,
  2078. };
  2079. static struct clk gpt2_fck = {
  2080. .name = "gpt2_fck",
  2081. .ops = &clkops_omap2_dflt_wait,
  2082. .init = &omap2_init_clksel_parent,
  2083. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2084. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2085. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2086. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  2087. .clksel = omap343x_gpt_clksel,
  2088. .clkdm_name = "per_clkdm",
  2089. .recalc = &omap2_clksel_recalc,
  2090. };
  2091. static struct clk gpt3_fck = {
  2092. .name = "gpt3_fck",
  2093. .ops = &clkops_omap2_dflt_wait,
  2094. .init = &omap2_init_clksel_parent,
  2095. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2096. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2097. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2098. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  2099. .clksel = omap343x_gpt_clksel,
  2100. .clkdm_name = "per_clkdm",
  2101. .recalc = &omap2_clksel_recalc,
  2102. };
  2103. static struct clk gpt4_fck = {
  2104. .name = "gpt4_fck",
  2105. .ops = &clkops_omap2_dflt_wait,
  2106. .init = &omap2_init_clksel_parent,
  2107. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2108. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2109. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2110. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  2111. .clksel = omap343x_gpt_clksel,
  2112. .clkdm_name = "per_clkdm",
  2113. .recalc = &omap2_clksel_recalc,
  2114. };
  2115. static struct clk gpt5_fck = {
  2116. .name = "gpt5_fck",
  2117. .ops = &clkops_omap2_dflt_wait,
  2118. .init = &omap2_init_clksel_parent,
  2119. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2120. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2121. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2122. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2123. .clksel = omap343x_gpt_clksel,
  2124. .clkdm_name = "per_clkdm",
  2125. .recalc = &omap2_clksel_recalc,
  2126. };
  2127. static struct clk gpt6_fck = {
  2128. .name = "gpt6_fck",
  2129. .ops = &clkops_omap2_dflt_wait,
  2130. .init = &omap2_init_clksel_parent,
  2131. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2132. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2133. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2134. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2135. .clksel = omap343x_gpt_clksel,
  2136. .clkdm_name = "per_clkdm",
  2137. .recalc = &omap2_clksel_recalc,
  2138. };
  2139. static struct clk gpt7_fck = {
  2140. .name = "gpt7_fck",
  2141. .ops = &clkops_omap2_dflt_wait,
  2142. .init = &omap2_init_clksel_parent,
  2143. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2144. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2145. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2146. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2147. .clksel = omap343x_gpt_clksel,
  2148. .clkdm_name = "per_clkdm",
  2149. .recalc = &omap2_clksel_recalc,
  2150. };
  2151. static struct clk gpt8_fck = {
  2152. .name = "gpt8_fck",
  2153. .ops = &clkops_omap2_dflt_wait,
  2154. .init = &omap2_init_clksel_parent,
  2155. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2156. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2157. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2158. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2159. .clksel = omap343x_gpt_clksel,
  2160. .clkdm_name = "per_clkdm",
  2161. .recalc = &omap2_clksel_recalc,
  2162. };
  2163. static struct clk gpt9_fck = {
  2164. .name = "gpt9_fck",
  2165. .ops = &clkops_omap2_dflt_wait,
  2166. .init = &omap2_init_clksel_parent,
  2167. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2168. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2169. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2170. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2171. .clksel = omap343x_gpt_clksel,
  2172. .clkdm_name = "per_clkdm",
  2173. .recalc = &omap2_clksel_recalc,
  2174. };
  2175. static struct clk per_32k_alwon_fck = {
  2176. .name = "per_32k_alwon_fck",
  2177. .ops = &clkops_null,
  2178. .parent = &omap_32k_fck,
  2179. .clkdm_name = "per_clkdm",
  2180. .recalc = &followparent_recalc,
  2181. };
  2182. static struct clk gpio6_dbck = {
  2183. .name = "gpio6_dbck",
  2184. .ops = &clkops_omap2_dflt,
  2185. .parent = &per_32k_alwon_fck,
  2186. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2187. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2188. .clkdm_name = "per_clkdm",
  2189. .recalc = &followparent_recalc,
  2190. };
  2191. static struct clk gpio5_dbck = {
  2192. .name = "gpio5_dbck",
  2193. .ops = &clkops_omap2_dflt,
  2194. .parent = &per_32k_alwon_fck,
  2195. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2196. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2197. .clkdm_name = "per_clkdm",
  2198. .recalc = &followparent_recalc,
  2199. };
  2200. static struct clk gpio4_dbck = {
  2201. .name = "gpio4_dbck",
  2202. .ops = &clkops_omap2_dflt,
  2203. .parent = &per_32k_alwon_fck,
  2204. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2205. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2206. .clkdm_name = "per_clkdm",
  2207. .recalc = &followparent_recalc,
  2208. };
  2209. static struct clk gpio3_dbck = {
  2210. .name = "gpio3_dbck",
  2211. .ops = &clkops_omap2_dflt,
  2212. .parent = &per_32k_alwon_fck,
  2213. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2214. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2215. .clkdm_name = "per_clkdm",
  2216. .recalc = &followparent_recalc,
  2217. };
  2218. static struct clk gpio2_dbck = {
  2219. .name = "gpio2_dbck",
  2220. .ops = &clkops_omap2_dflt,
  2221. .parent = &per_32k_alwon_fck,
  2222. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2223. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2224. .clkdm_name = "per_clkdm",
  2225. .recalc = &followparent_recalc,
  2226. };
  2227. static struct clk wdt3_fck = {
  2228. .name = "wdt3_fck",
  2229. .ops = &clkops_omap2_dflt_wait,
  2230. .parent = &per_32k_alwon_fck,
  2231. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2232. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2233. .clkdm_name = "per_clkdm",
  2234. .recalc = &followparent_recalc,
  2235. };
  2236. static struct clk per_l4_ick = {
  2237. .name = "per_l4_ick",
  2238. .ops = &clkops_null,
  2239. .parent = &l4_ick,
  2240. .clkdm_name = "per_clkdm",
  2241. .recalc = &followparent_recalc,
  2242. };
  2243. static struct clk gpio6_ick = {
  2244. .name = "gpio6_ick",
  2245. .ops = &clkops_omap2_dflt_wait,
  2246. .parent = &per_l4_ick,
  2247. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2248. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2249. .clkdm_name = "per_clkdm",
  2250. .recalc = &followparent_recalc,
  2251. };
  2252. static struct clk gpio5_ick = {
  2253. .name = "gpio5_ick",
  2254. .ops = &clkops_omap2_dflt_wait,
  2255. .parent = &per_l4_ick,
  2256. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2257. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2258. .clkdm_name = "per_clkdm",
  2259. .recalc = &followparent_recalc,
  2260. };
  2261. static struct clk gpio4_ick = {
  2262. .name = "gpio4_ick",
  2263. .ops = &clkops_omap2_dflt_wait,
  2264. .parent = &per_l4_ick,
  2265. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2266. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2267. .clkdm_name = "per_clkdm",
  2268. .recalc = &followparent_recalc,
  2269. };
  2270. static struct clk gpio3_ick = {
  2271. .name = "gpio3_ick",
  2272. .ops = &clkops_omap2_dflt_wait,
  2273. .parent = &per_l4_ick,
  2274. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2275. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2276. .clkdm_name = "per_clkdm",
  2277. .recalc = &followparent_recalc,
  2278. };
  2279. static struct clk gpio2_ick = {
  2280. .name = "gpio2_ick",
  2281. .ops = &clkops_omap2_dflt_wait,
  2282. .parent = &per_l4_ick,
  2283. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2284. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2285. .clkdm_name = "per_clkdm",
  2286. .recalc = &followparent_recalc,
  2287. };
  2288. static struct clk wdt3_ick = {
  2289. .name = "wdt3_ick",
  2290. .ops = &clkops_omap2_dflt_wait,
  2291. .parent = &per_l4_ick,
  2292. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2293. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2294. .clkdm_name = "per_clkdm",
  2295. .recalc = &followparent_recalc,
  2296. };
  2297. static struct clk uart3_ick = {
  2298. .name = "uart3_ick",
  2299. .ops = &clkops_omap2_dflt_wait,
  2300. .parent = &per_l4_ick,
  2301. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2302. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2303. .clkdm_name = "per_clkdm",
  2304. .recalc = &followparent_recalc,
  2305. };
  2306. static struct clk gpt9_ick = {
  2307. .name = "gpt9_ick",
  2308. .ops = &clkops_omap2_dflt_wait,
  2309. .parent = &per_l4_ick,
  2310. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2311. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2312. .clkdm_name = "per_clkdm",
  2313. .recalc = &followparent_recalc,
  2314. };
  2315. static struct clk gpt8_ick = {
  2316. .name = "gpt8_ick",
  2317. .ops = &clkops_omap2_dflt_wait,
  2318. .parent = &per_l4_ick,
  2319. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2320. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2321. .clkdm_name = "per_clkdm",
  2322. .recalc = &followparent_recalc,
  2323. };
  2324. static struct clk gpt7_ick = {
  2325. .name = "gpt7_ick",
  2326. .ops = &clkops_omap2_dflt_wait,
  2327. .parent = &per_l4_ick,
  2328. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2329. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2330. .clkdm_name = "per_clkdm",
  2331. .recalc = &followparent_recalc,
  2332. };
  2333. static struct clk gpt6_ick = {
  2334. .name = "gpt6_ick",
  2335. .ops = &clkops_omap2_dflt_wait,
  2336. .parent = &per_l4_ick,
  2337. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2338. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2339. .clkdm_name = "per_clkdm",
  2340. .recalc = &followparent_recalc,
  2341. };
  2342. static struct clk gpt5_ick = {
  2343. .name = "gpt5_ick",
  2344. .ops = &clkops_omap2_dflt_wait,
  2345. .parent = &per_l4_ick,
  2346. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2347. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2348. .clkdm_name = "per_clkdm",
  2349. .recalc = &followparent_recalc,
  2350. };
  2351. static struct clk gpt4_ick = {
  2352. .name = "gpt4_ick",
  2353. .ops = &clkops_omap2_dflt_wait,
  2354. .parent = &per_l4_ick,
  2355. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2356. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2357. .clkdm_name = "per_clkdm",
  2358. .recalc = &followparent_recalc,
  2359. };
  2360. static struct clk gpt3_ick = {
  2361. .name = "gpt3_ick",
  2362. .ops = &clkops_omap2_dflt_wait,
  2363. .parent = &per_l4_ick,
  2364. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2365. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2366. .clkdm_name = "per_clkdm",
  2367. .recalc = &followparent_recalc,
  2368. };
  2369. static struct clk gpt2_ick = {
  2370. .name = "gpt2_ick",
  2371. .ops = &clkops_omap2_dflt_wait,
  2372. .parent = &per_l4_ick,
  2373. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2374. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2375. .clkdm_name = "per_clkdm",
  2376. .recalc = &followparent_recalc,
  2377. };
  2378. static struct clk mcbsp2_ick = {
  2379. .name = "mcbsp_ick",
  2380. .ops = &clkops_omap2_dflt_wait,
  2381. .id = 2,
  2382. .parent = &per_l4_ick,
  2383. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2384. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2385. .clkdm_name = "per_clkdm",
  2386. .recalc = &followparent_recalc,
  2387. };
  2388. static struct clk mcbsp3_ick = {
  2389. .name = "mcbsp_ick",
  2390. .ops = &clkops_omap2_dflt_wait,
  2391. .id = 3,
  2392. .parent = &per_l4_ick,
  2393. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2394. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2395. .clkdm_name = "per_clkdm",
  2396. .recalc = &followparent_recalc,
  2397. };
  2398. static struct clk mcbsp4_ick = {
  2399. .name = "mcbsp_ick",
  2400. .ops = &clkops_omap2_dflt_wait,
  2401. .id = 4,
  2402. .parent = &per_l4_ick,
  2403. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2404. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2405. .clkdm_name = "per_clkdm",
  2406. .recalc = &followparent_recalc,
  2407. };
  2408. static const struct clksel mcbsp_234_clksel[] = {
  2409. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  2410. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2411. { .parent = NULL }
  2412. };
  2413. static struct clk mcbsp2_fck = {
  2414. .name = "mcbsp_fck",
  2415. .ops = &clkops_omap2_dflt_wait,
  2416. .id = 2,
  2417. .init = &omap2_init_clksel_parent,
  2418. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2419. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2420. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2421. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2422. .clksel = mcbsp_234_clksel,
  2423. .clkdm_name = "per_clkdm",
  2424. .recalc = &omap2_clksel_recalc,
  2425. };
  2426. static struct clk mcbsp3_fck = {
  2427. .name = "mcbsp_fck",
  2428. .ops = &clkops_omap2_dflt_wait,
  2429. .id = 3,
  2430. .init = &omap2_init_clksel_parent,
  2431. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2432. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2433. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2434. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2435. .clksel = mcbsp_234_clksel,
  2436. .clkdm_name = "per_clkdm",
  2437. .recalc = &omap2_clksel_recalc,
  2438. };
  2439. static struct clk mcbsp4_fck = {
  2440. .name = "mcbsp_fck",
  2441. .ops = &clkops_omap2_dflt_wait,
  2442. .id = 4,
  2443. .init = &omap2_init_clksel_parent,
  2444. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2445. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2446. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2447. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2448. .clksel = mcbsp_234_clksel,
  2449. .clkdm_name = "per_clkdm",
  2450. .recalc = &omap2_clksel_recalc,
  2451. };
  2452. /* EMU clocks */
  2453. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2454. static const struct clksel_rate emu_src_sys_rates[] = {
  2455. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  2456. { .div = 0 },
  2457. };
  2458. static const struct clksel_rate emu_src_core_rates[] = {
  2459. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2460. { .div = 0 },
  2461. };
  2462. static const struct clksel_rate emu_src_per_rates[] = {
  2463. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2464. { .div = 0 },
  2465. };
  2466. static const struct clksel_rate emu_src_mpu_rates[] = {
  2467. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2468. { .div = 0 },
  2469. };
  2470. static const struct clksel emu_src_clksel[] = {
  2471. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2472. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2473. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2474. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2475. { .parent = NULL },
  2476. };
  2477. /*
  2478. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2479. * to switch the source of some of the EMU clocks.
  2480. * XXX Are there CLKEN bits for these EMU clks?
  2481. */
  2482. static struct clk emu_src_ck = {
  2483. .name = "emu_src_ck",
  2484. .ops = &clkops_null,
  2485. .init = &omap2_init_clksel_parent,
  2486. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2487. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2488. .clksel = emu_src_clksel,
  2489. .clkdm_name = "emu_clkdm",
  2490. .recalc = &omap2_clksel_recalc,
  2491. };
  2492. static const struct clksel_rate pclk_emu_rates[] = {
  2493. { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2494. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2495. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2496. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  2497. { .div = 0 },
  2498. };
  2499. static const struct clksel pclk_emu_clksel[] = {
  2500. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2501. { .parent = NULL },
  2502. };
  2503. static struct clk pclk_fck = {
  2504. .name = "pclk_fck",
  2505. .ops = &clkops_null,
  2506. .init = &omap2_init_clksel_parent,
  2507. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2508. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2509. .clksel = pclk_emu_clksel,
  2510. .clkdm_name = "emu_clkdm",
  2511. .recalc = &omap2_clksel_recalc,
  2512. };
  2513. static const struct clksel_rate pclkx2_emu_rates[] = {
  2514. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2515. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2516. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2517. { .div = 0 },
  2518. };
  2519. static const struct clksel pclkx2_emu_clksel[] = {
  2520. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2521. { .parent = NULL },
  2522. };
  2523. static struct clk pclkx2_fck = {
  2524. .name = "pclkx2_fck",
  2525. .ops = &clkops_null,
  2526. .init = &omap2_init_clksel_parent,
  2527. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2528. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2529. .clksel = pclkx2_emu_clksel,
  2530. .clkdm_name = "emu_clkdm",
  2531. .recalc = &omap2_clksel_recalc,
  2532. };
  2533. static const struct clksel atclk_emu_clksel[] = {
  2534. { .parent = &emu_src_ck, .rates = div2_rates },
  2535. { .parent = NULL },
  2536. };
  2537. static struct clk atclk_fck = {
  2538. .name = "atclk_fck",
  2539. .ops = &clkops_null,
  2540. .init = &omap2_init_clksel_parent,
  2541. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2542. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2543. .clksel = atclk_emu_clksel,
  2544. .clkdm_name = "emu_clkdm",
  2545. .recalc = &omap2_clksel_recalc,
  2546. };
  2547. static struct clk traceclk_src_fck = {
  2548. .name = "traceclk_src_fck",
  2549. .ops = &clkops_null,
  2550. .init = &omap2_init_clksel_parent,
  2551. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2552. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2553. .clksel = emu_src_clksel,
  2554. .clkdm_name = "emu_clkdm",
  2555. .recalc = &omap2_clksel_recalc,
  2556. };
  2557. static const struct clksel_rate traceclk_rates[] = {
  2558. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2559. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2560. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2561. { .div = 0 },
  2562. };
  2563. static const struct clksel traceclk_clksel[] = {
  2564. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2565. { .parent = NULL },
  2566. };
  2567. static struct clk traceclk_fck = {
  2568. .name = "traceclk_fck",
  2569. .ops = &clkops_null,
  2570. .init = &omap2_init_clksel_parent,
  2571. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2572. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2573. .clksel = traceclk_clksel,
  2574. .clkdm_name = "emu_clkdm",
  2575. .recalc = &omap2_clksel_recalc,
  2576. };
  2577. /* SR clocks */
  2578. /* SmartReflex fclk (VDD1) */
  2579. static struct clk sr1_fck = {
  2580. .name = "sr1_fck",
  2581. .ops = &clkops_omap2_dflt_wait,
  2582. .parent = &sys_ck,
  2583. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2584. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2585. .recalc = &followparent_recalc,
  2586. };
  2587. /* SmartReflex fclk (VDD2) */
  2588. static struct clk sr2_fck = {
  2589. .name = "sr2_fck",
  2590. .ops = &clkops_omap2_dflt_wait,
  2591. .parent = &sys_ck,
  2592. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2593. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2594. .recalc = &followparent_recalc,
  2595. };
  2596. static struct clk sr_l4_ick = {
  2597. .name = "sr_l4_ick",
  2598. .ops = &clkops_null, /* RMK: missing? */
  2599. .parent = &l4_ick,
  2600. .clkdm_name = "core_l4_clkdm",
  2601. .recalc = &followparent_recalc,
  2602. };
  2603. /* SECURE_32K_FCK clocks */
  2604. static struct clk gpt12_fck = {
  2605. .name = "gpt12_fck",
  2606. .ops = &clkops_null,
  2607. .parent = &secure_32k_fck,
  2608. .recalc = &followparent_recalc,
  2609. };
  2610. static struct clk wdt1_fck = {
  2611. .name = "wdt1_fck",
  2612. .ops = &clkops_null,
  2613. .parent = &secure_32k_fck,
  2614. .recalc = &followparent_recalc,
  2615. };
  2616. #endif