|
@@ -47,23 +47,27 @@ ENTRY(tegra_resume)
|
|
|
THUMB( it ne )
|
|
|
bne cpu_resume @ no
|
|
|
|
|
|
-#ifdef CONFIG_ARCH_TEGRA_3x_SOC
|
|
|
+#ifndef CONFIG_ARCH_TEGRA_2x_SOC
|
|
|
/* Are we on Tegra20? */
|
|
|
tegra_get_soc_id TEGRA_APB_MISC_BASE, r6
|
|
|
cmp r6, #TEGRA20
|
|
|
beq 1f @ Yes
|
|
|
/* Clear the flow controller flags for this CPU. */
|
|
|
- mov32 r2, TEGRA_FLOW_CTRL_BASE + FLOW_CTRL_CPU0_CSR @ CPU0 CSR
|
|
|
- ldr r1, [r2]
|
|
|
+ cpu_to_csr_req r1, r0
|
|
|
+ mov32 r2, TEGRA_FLOW_CTRL_BASE
|
|
|
+ ldr r1, [r2, r1]
|
|
|
/* Clear event & intr flag */
|
|
|
orr r1, r1, \
|
|
|
#FLOW_CTRL_CSR_INTR_FLAG | FLOW_CTRL_CSR_EVENT_FLAG
|
|
|
- movw r0, #0x0FFD @ enable, cluster_switch, immed, & bitmaps
|
|
|
+ movw r0, #0x3FFD @ enable, cluster_switch, immed, bitmaps
|
|
|
+ @ & ext flags for CPU power mgnt
|
|
|
bic r1, r1, r0
|
|
|
str r1, [r2]
|
|
|
1:
|
|
|
#endif
|
|
|
|
|
|
+ check_cpu_part_num 0xc09, r8, r9
|
|
|
+ bne not_ca9
|
|
|
#ifdef CONFIG_HAVE_ARM_SCU
|
|
|
/* enable SCU */
|
|
|
mov32 r0, TEGRA_ARM_PERIF_BASE
|
|
@@ -74,6 +78,7 @@ ENTRY(tegra_resume)
|
|
|
|
|
|
/* L2 cache resume & re-enable */
|
|
|
l2_cache_resume r0, r1, r2, l2x0_saved_regs_addr
|
|
|
+not_ca9:
|
|
|
|
|
|
b cpu_resume
|
|
|
ENDPROC(tegra_resume)
|