|
@@ -1,8 +1,9 @@
|
|
|
/*
|
|
|
* OMAP4 Power Management Routines
|
|
|
*
|
|
|
- * Copyright (C) 2010 Texas Instruments, Inc.
|
|
|
+ * Copyright (C) 2010-2011 Texas Instruments, Inc.
|
|
|
* Rajendra Nayak <rnayak@ti.com>
|
|
|
+ * Santosh Shilimkar <santosh.shilimkar@ti.com>
|
|
|
*
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
@@ -19,6 +20,7 @@
|
|
|
#include "common.h"
|
|
|
#include "clockdomain.h"
|
|
|
#include "powerdomain.h"
|
|
|
+#include "pm.h"
|
|
|
|
|
|
struct power_state {
|
|
|
struct powerdomain *pwrdm;
|
|
@@ -34,7 +36,47 @@ static LIST_HEAD(pwrst_list);
|
|
|
#ifdef CONFIG_SUSPEND
|
|
|
static int omap4_pm_suspend(void)
|
|
|
{
|
|
|
- do_wfi();
|
|
|
+ struct power_state *pwrst;
|
|
|
+ int state, ret = 0;
|
|
|
+ u32 cpu_id = smp_processor_id();
|
|
|
+
|
|
|
+ /* Save current powerdomain state */
|
|
|
+ list_for_each_entry(pwrst, &pwrst_list, node) {
|
|
|
+ pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
|
|
|
+ }
|
|
|
+
|
|
|
+ /* Set targeted power domain states by suspend */
|
|
|
+ list_for_each_entry(pwrst, &pwrst_list, node) {
|
|
|
+ omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
|
|
|
+ }
|
|
|
+
|
|
|
+ /*
|
|
|
+ * For MPUSS to hit power domain retention(CSWR or OSWR),
|
|
|
+ * CPU0 and CPU1 power domains need to be in OFF or DORMANT state,
|
|
|
+ * since CPU power domain CSWR is not supported by hardware
|
|
|
+ * Only master CPU follows suspend path. All other CPUs follow
|
|
|
+ * CPU hotplug path in system wide suspend. On OMAP4, CPU power
|
|
|
+ * domain CSWR is not supported by hardware.
|
|
|
+ * More details can be found in OMAP4430 TRM section 4.3.4.2.
|
|
|
+ */
|
|
|
+ omap4_enter_lowpower(cpu_id, PWRDM_POWER_OFF);
|
|
|
+
|
|
|
+ /* Restore next powerdomain state */
|
|
|
+ list_for_each_entry(pwrst, &pwrst_list, node) {
|
|
|
+ state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
|
|
|
+ if (state > pwrst->next_state) {
|
|
|
+ pr_info("Powerdomain (%s) didn't enter "
|
|
|
+ "target state %d\n",
|
|
|
+ pwrst->pwrdm->name, pwrst->next_state);
|
|
|
+ ret = -1;
|
|
|
+ }
|
|
|
+ omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
|
|
|
+ }
|
|
|
+ if (ret)
|
|
|
+ pr_crit("Could not enter target state in pm_suspend\n");
|
|
|
+ else
|
|
|
+ pr_info("Successfully put all powerdomains to target state\n");
|
|
|
+
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
@@ -97,14 +139,30 @@ static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
|
|
|
if (!pwrdm->pwrsts)
|
|
|
return 0;
|
|
|
|
|
|
+ /*
|
|
|
+ * Skip CPU0 and CPU1 power domains. CPU1 is programmed
|
|
|
+ * through hotplug path and CPU0 explicitly programmed
|
|
|
+ * further down in the code path
|
|
|
+ */
|
|
|
+ if (!strncmp(pwrdm->name, "cpu", 3))
|
|
|
+ return 0;
|
|
|
+
|
|
|
+ /*
|
|
|
+ * FIXME: Remove this check when core retention is supported
|
|
|
+ * Only MPUSS power domain is added in the list.
|
|
|
+ */
|
|
|
+ if (strcmp(pwrdm->name, "mpu_pwrdm"))
|
|
|
+ return 0;
|
|
|
+
|
|
|
pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
|
|
|
if (!pwrst)
|
|
|
return -ENOMEM;
|
|
|
+
|
|
|
pwrst->pwrdm = pwrdm;
|
|
|
- pwrst->next_state = PWRDM_POWER_ON;
|
|
|
+ pwrst->next_state = PWRDM_POWER_RET;
|
|
|
list_add(&pwrst->node, &pwrst_list);
|
|
|
|
|
|
- return pwrdm_set_next_pwrst(pwrst->pwrdm, pwrst->next_state);
|
|
|
+ return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
|
|
|
}
|
|
|
|
|
|
/**
|