|
@@ -7642,6 +7642,20 @@ static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
|
|
|
tw32(GRC_MODE, grc_mode);
|
|
|
}
|
|
|
|
|
|
+ if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
|
|
|
+ u32 grc_mode = tr32(GRC_MODE);
|
|
|
+
|
|
|
+ /* Access the lower 1K of PL PCIE block registers. */
|
|
|
+ val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
|
|
|
+ tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
|
|
|
+
|
|
|
+ val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
|
|
|
+ tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
|
|
|
+ val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
|
|
|
+
|
|
|
+ tw32(GRC_MODE, grc_mode);
|
|
|
+ }
|
|
|
+
|
|
|
/* This works around an issue with Athlon chipsets on
|
|
|
* B3 tigon3 silicon. This bit has no effect on any
|
|
|
* other revision. But do not set this on PCI Express
|