tg3.c 392 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define DRV_MODULE_VERSION "3.109"
  62. #define DRV_MODULE_RELDATE "April 2, 2010"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_RING_SIZE 512
  88. #define TG3_DEF_RX_RING_PENDING 200
  89. #define TG3_RX_JUMBO_RING_SIZE 256
  90. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  91. #define TG3_RSS_INDIR_TBL_SIZE 128
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  100. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  112. #define TG3_DMA_BYTE_ENAB 64
  113. #define TG3_RX_STD_DMA_SZ 1536
  114. #define TG3_RX_JMB_DMA_SZ 9046
  115. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  116. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  117. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  118. #define TG3_RX_STD_BUFF_RING_SIZE \
  119. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  120. #define TG3_RX_JMB_BUFF_RING_SIZE \
  121. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  122. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  123. /* minimum number of free TX descriptors required to wake up TX process */
  124. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  125. #define TG3_RAW_IP_ALIGN 2
  126. /* number of ETHTOOL_GSTATS u64's */
  127. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  128. #define TG3_NUM_TEST 6
  129. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  130. #define FIRMWARE_TG3 "tigon/tg3.bin"
  131. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  132. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  133. static char version[] __devinitdata =
  134. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  135. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  136. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  137. MODULE_LICENSE("GPL");
  138. MODULE_VERSION(DRV_MODULE_VERSION);
  139. MODULE_FIRMWARE(FIRMWARE_TG3);
  140. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  141. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  142. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  143. module_param(tg3_debug, int, 0);
  144. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  145. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  228. {}
  229. };
  230. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  231. static const struct {
  232. const char string[ETH_GSTRING_LEN];
  233. } ethtool_stats_keys[TG3_NUM_STATS] = {
  234. { "rx_octets" },
  235. { "rx_fragments" },
  236. { "rx_ucast_packets" },
  237. { "rx_mcast_packets" },
  238. { "rx_bcast_packets" },
  239. { "rx_fcs_errors" },
  240. { "rx_align_errors" },
  241. { "rx_xon_pause_rcvd" },
  242. { "rx_xoff_pause_rcvd" },
  243. { "rx_mac_ctrl_rcvd" },
  244. { "rx_xoff_entered" },
  245. { "rx_frame_too_long_errors" },
  246. { "rx_jabbers" },
  247. { "rx_undersize_packets" },
  248. { "rx_in_length_errors" },
  249. { "rx_out_length_errors" },
  250. { "rx_64_or_less_octet_packets" },
  251. { "rx_65_to_127_octet_packets" },
  252. { "rx_128_to_255_octet_packets" },
  253. { "rx_256_to_511_octet_packets" },
  254. { "rx_512_to_1023_octet_packets" },
  255. { "rx_1024_to_1522_octet_packets" },
  256. { "rx_1523_to_2047_octet_packets" },
  257. { "rx_2048_to_4095_octet_packets" },
  258. { "rx_4096_to_8191_octet_packets" },
  259. { "rx_8192_to_9022_octet_packets" },
  260. { "tx_octets" },
  261. { "tx_collisions" },
  262. { "tx_xon_sent" },
  263. { "tx_xoff_sent" },
  264. { "tx_flow_control" },
  265. { "tx_mac_errors" },
  266. { "tx_single_collisions" },
  267. { "tx_mult_collisions" },
  268. { "tx_deferred" },
  269. { "tx_excessive_collisions" },
  270. { "tx_late_collisions" },
  271. { "tx_collide_2times" },
  272. { "tx_collide_3times" },
  273. { "tx_collide_4times" },
  274. { "tx_collide_5times" },
  275. { "tx_collide_6times" },
  276. { "tx_collide_7times" },
  277. { "tx_collide_8times" },
  278. { "tx_collide_9times" },
  279. { "tx_collide_10times" },
  280. { "tx_collide_11times" },
  281. { "tx_collide_12times" },
  282. { "tx_collide_13times" },
  283. { "tx_collide_14times" },
  284. { "tx_collide_15times" },
  285. { "tx_ucast_packets" },
  286. { "tx_mcast_packets" },
  287. { "tx_bcast_packets" },
  288. { "tx_carrier_sense_errors" },
  289. { "tx_discards" },
  290. { "tx_errors" },
  291. { "dma_writeq_full" },
  292. { "dma_write_prioq_full" },
  293. { "rxbds_empty" },
  294. { "rx_discards" },
  295. { "rx_errors" },
  296. { "rx_threshold_hit" },
  297. { "dma_readq_full" },
  298. { "dma_read_prioq_full" },
  299. { "tx_comp_queue_full" },
  300. { "ring_set_send_prod_index" },
  301. { "ring_status_update" },
  302. { "nic_irqs" },
  303. { "nic_avoided_irqs" },
  304. { "nic_tx_threshold_hit" }
  305. };
  306. static const struct {
  307. const char string[ETH_GSTRING_LEN];
  308. } ethtool_test_keys[TG3_NUM_TEST] = {
  309. { "nvram test (online) " },
  310. { "link test (online) " },
  311. { "register test (offline)" },
  312. { "memory test (offline)" },
  313. { "loopback test (offline)" },
  314. { "interrupt test (offline)" },
  315. };
  316. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. writel(val, tp->regs + off);
  319. }
  320. static u32 tg3_read32(struct tg3 *tp, u32 off)
  321. {
  322. return (readl(tp->regs + off));
  323. }
  324. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  325. {
  326. writel(val, tp->aperegs + off);
  327. }
  328. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  329. {
  330. return (readl(tp->aperegs + off));
  331. }
  332. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  333. {
  334. unsigned long flags;
  335. spin_lock_irqsave(&tp->indirect_lock, flags);
  336. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  338. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  339. }
  340. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. writel(val, tp->regs + off);
  343. readl(tp->regs + off);
  344. }
  345. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  346. {
  347. unsigned long flags;
  348. u32 val;
  349. spin_lock_irqsave(&tp->indirect_lock, flags);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  351. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  352. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  353. return val;
  354. }
  355. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  356. {
  357. unsigned long flags;
  358. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  359. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  360. TG3_64BIT_REG_LOW, val);
  361. return;
  362. }
  363. if (off == TG3_RX_STD_PROD_IDX_REG) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  365. TG3_64BIT_REG_LOW, val);
  366. return;
  367. }
  368. spin_lock_irqsave(&tp->indirect_lock, flags);
  369. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  371. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  372. /* In indirect mode when disabling interrupts, we also need
  373. * to clear the interrupt bit in the GRC local ctrl register.
  374. */
  375. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  376. (val == 0x1)) {
  377. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  378. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  379. }
  380. }
  381. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  382. {
  383. unsigned long flags;
  384. u32 val;
  385. spin_lock_irqsave(&tp->indirect_lock, flags);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  387. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  388. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  389. return val;
  390. }
  391. /* usec_wait specifies the wait time in usec when writing to certain registers
  392. * where it is unsafe to read back the register without some delay.
  393. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  394. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  395. */
  396. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  397. {
  398. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  399. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  400. /* Non-posted methods */
  401. tp->write32(tp, off, val);
  402. else {
  403. /* Posted method */
  404. tg3_write32(tp, off, val);
  405. if (usec_wait)
  406. udelay(usec_wait);
  407. tp->read32(tp, off);
  408. }
  409. /* Wait again after the read for the posted method to guarantee that
  410. * the wait time is met.
  411. */
  412. if (usec_wait)
  413. udelay(usec_wait);
  414. }
  415. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. tp->write32_mbox(tp, off, val);
  418. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  419. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  420. tp->read32_mbox(tp, off);
  421. }
  422. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  423. {
  424. void __iomem *mbox = tp->regs + off;
  425. writel(val, mbox);
  426. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  427. writel(val, mbox);
  428. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  429. readl(mbox);
  430. }
  431. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  432. {
  433. return (readl(tp->regs + off + GRCMBOX_BASE));
  434. }
  435. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. writel(val, tp->regs + off + GRCMBOX_BASE);
  438. }
  439. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  440. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  441. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  442. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  443. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  444. #define tw32(reg, val) tp->write32(tp, reg, val)
  445. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  446. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  447. #define tr32(reg) tp->read32(tp, reg)
  448. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  449. {
  450. unsigned long flags;
  451. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  452. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  453. return;
  454. spin_lock_irqsave(&tp->indirect_lock, flags);
  455. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  456. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  457. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  458. /* Always leave this as zero. */
  459. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  460. } else {
  461. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  462. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  463. /* Always leave this as zero. */
  464. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  465. }
  466. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  467. }
  468. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  469. {
  470. unsigned long flags;
  471. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  472. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  473. *val = 0;
  474. return;
  475. }
  476. spin_lock_irqsave(&tp->indirect_lock, flags);
  477. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  478. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  479. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  480. /* Always leave this as zero. */
  481. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  482. } else {
  483. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  484. *val = tr32(TG3PCI_MEM_WIN_DATA);
  485. /* Always leave this as zero. */
  486. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  487. }
  488. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  489. }
  490. static void tg3_ape_lock_init(struct tg3 *tp)
  491. {
  492. int i;
  493. /* Make sure the driver hasn't any stale locks. */
  494. for (i = 0; i < 8; i++)
  495. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  496. APE_LOCK_GRANT_DRIVER);
  497. }
  498. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  499. {
  500. int i, off;
  501. int ret = 0;
  502. u32 status;
  503. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  504. return 0;
  505. switch (locknum) {
  506. case TG3_APE_LOCK_GRC:
  507. case TG3_APE_LOCK_MEM:
  508. break;
  509. default:
  510. return -EINVAL;
  511. }
  512. off = 4 * locknum;
  513. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  514. /* Wait for up to 1 millisecond to acquire lock. */
  515. for (i = 0; i < 100; i++) {
  516. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  517. if (status == APE_LOCK_GRANT_DRIVER)
  518. break;
  519. udelay(10);
  520. }
  521. if (status != APE_LOCK_GRANT_DRIVER) {
  522. /* Revoke the lock request. */
  523. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  524. APE_LOCK_GRANT_DRIVER);
  525. ret = -EBUSY;
  526. }
  527. return ret;
  528. }
  529. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  530. {
  531. int off;
  532. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  533. return;
  534. switch (locknum) {
  535. case TG3_APE_LOCK_GRC:
  536. case TG3_APE_LOCK_MEM:
  537. break;
  538. default:
  539. return;
  540. }
  541. off = 4 * locknum;
  542. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  543. }
  544. static void tg3_disable_ints(struct tg3 *tp)
  545. {
  546. int i;
  547. tw32(TG3PCI_MISC_HOST_CTRL,
  548. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  549. for (i = 0; i < tp->irq_max; i++)
  550. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  551. }
  552. static void tg3_enable_ints(struct tg3 *tp)
  553. {
  554. int i;
  555. tp->irq_sync = 0;
  556. wmb();
  557. tw32(TG3PCI_MISC_HOST_CTRL,
  558. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  559. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  560. for (i = 0; i < tp->irq_cnt; i++) {
  561. struct tg3_napi *tnapi = &tp->napi[i];
  562. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  563. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  564. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  565. tp->coal_now |= tnapi->coal_now;
  566. }
  567. /* Force an initial interrupt */
  568. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  569. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  570. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  571. else
  572. tw32(HOSTCC_MODE, tp->coal_now);
  573. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  574. }
  575. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  576. {
  577. struct tg3 *tp = tnapi->tp;
  578. struct tg3_hw_status *sblk = tnapi->hw_status;
  579. unsigned int work_exists = 0;
  580. /* check for phy events */
  581. if (!(tp->tg3_flags &
  582. (TG3_FLAG_USE_LINKCHG_REG |
  583. TG3_FLAG_POLL_SERDES))) {
  584. if (sblk->status & SD_STATUS_LINK_CHG)
  585. work_exists = 1;
  586. }
  587. /* check for RX/TX work to do */
  588. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  589. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  590. work_exists = 1;
  591. return work_exists;
  592. }
  593. /* tg3_int_reenable
  594. * similar to tg3_enable_ints, but it accurately determines whether there
  595. * is new work pending and can return without flushing the PIO write
  596. * which reenables interrupts
  597. */
  598. static void tg3_int_reenable(struct tg3_napi *tnapi)
  599. {
  600. struct tg3 *tp = tnapi->tp;
  601. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  602. mmiowb();
  603. /* When doing tagged status, this work check is unnecessary.
  604. * The last_tag we write above tells the chip which piece of
  605. * work we've completed.
  606. */
  607. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  608. tg3_has_work(tnapi))
  609. tw32(HOSTCC_MODE, tp->coalesce_mode |
  610. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  611. }
  612. static void tg3_napi_disable(struct tg3 *tp)
  613. {
  614. int i;
  615. for (i = tp->irq_cnt - 1; i >= 0; i--)
  616. napi_disable(&tp->napi[i].napi);
  617. }
  618. static void tg3_napi_enable(struct tg3 *tp)
  619. {
  620. int i;
  621. for (i = 0; i < tp->irq_cnt; i++)
  622. napi_enable(&tp->napi[i].napi);
  623. }
  624. static inline void tg3_netif_stop(struct tg3 *tp)
  625. {
  626. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  627. tg3_napi_disable(tp);
  628. netif_tx_disable(tp->dev);
  629. }
  630. static inline void tg3_netif_start(struct tg3 *tp)
  631. {
  632. /* NOTE: unconditional netif_tx_wake_all_queues is only
  633. * appropriate so long as all callers are assured to
  634. * have free tx slots (such as after tg3_init_hw)
  635. */
  636. netif_tx_wake_all_queues(tp->dev);
  637. tg3_napi_enable(tp);
  638. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  639. tg3_enable_ints(tp);
  640. }
  641. static void tg3_switch_clocks(struct tg3 *tp)
  642. {
  643. u32 clock_ctrl;
  644. u32 orig_clock_ctrl;
  645. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  646. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  647. return;
  648. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  649. orig_clock_ctrl = clock_ctrl;
  650. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  651. CLOCK_CTRL_CLKRUN_OENABLE |
  652. 0x1f);
  653. tp->pci_clock_ctrl = clock_ctrl;
  654. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  655. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  656. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  657. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  658. }
  659. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  660. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  661. clock_ctrl |
  662. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  663. 40);
  664. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  665. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  666. 40);
  667. }
  668. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  669. }
  670. #define PHY_BUSY_LOOPS 5000
  671. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  672. {
  673. u32 frame_val;
  674. unsigned int loops;
  675. int ret;
  676. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  677. tw32_f(MAC_MI_MODE,
  678. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  679. udelay(80);
  680. }
  681. *val = 0x0;
  682. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  683. MI_COM_PHY_ADDR_MASK);
  684. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  685. MI_COM_REG_ADDR_MASK);
  686. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  687. tw32_f(MAC_MI_COM, frame_val);
  688. loops = PHY_BUSY_LOOPS;
  689. while (loops != 0) {
  690. udelay(10);
  691. frame_val = tr32(MAC_MI_COM);
  692. if ((frame_val & MI_COM_BUSY) == 0) {
  693. udelay(5);
  694. frame_val = tr32(MAC_MI_COM);
  695. break;
  696. }
  697. loops -= 1;
  698. }
  699. ret = -EBUSY;
  700. if (loops != 0) {
  701. *val = frame_val & MI_COM_DATA_MASK;
  702. ret = 0;
  703. }
  704. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  705. tw32_f(MAC_MI_MODE, tp->mi_mode);
  706. udelay(80);
  707. }
  708. return ret;
  709. }
  710. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  711. {
  712. u32 frame_val;
  713. unsigned int loops;
  714. int ret;
  715. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  716. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  717. return 0;
  718. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  719. tw32_f(MAC_MI_MODE,
  720. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  721. udelay(80);
  722. }
  723. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  724. MI_COM_PHY_ADDR_MASK);
  725. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  726. MI_COM_REG_ADDR_MASK);
  727. frame_val |= (val & MI_COM_DATA_MASK);
  728. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  729. tw32_f(MAC_MI_COM, frame_val);
  730. loops = PHY_BUSY_LOOPS;
  731. while (loops != 0) {
  732. udelay(10);
  733. frame_val = tr32(MAC_MI_COM);
  734. if ((frame_val & MI_COM_BUSY) == 0) {
  735. udelay(5);
  736. frame_val = tr32(MAC_MI_COM);
  737. break;
  738. }
  739. loops -= 1;
  740. }
  741. ret = -EBUSY;
  742. if (loops != 0)
  743. ret = 0;
  744. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  745. tw32_f(MAC_MI_MODE, tp->mi_mode);
  746. udelay(80);
  747. }
  748. return ret;
  749. }
  750. static int tg3_bmcr_reset(struct tg3 *tp)
  751. {
  752. u32 phy_control;
  753. int limit, err;
  754. /* OK, reset it, and poll the BMCR_RESET bit until it
  755. * clears or we time out.
  756. */
  757. phy_control = BMCR_RESET;
  758. err = tg3_writephy(tp, MII_BMCR, phy_control);
  759. if (err != 0)
  760. return -EBUSY;
  761. limit = 5000;
  762. while (limit--) {
  763. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  764. if (err != 0)
  765. return -EBUSY;
  766. if ((phy_control & BMCR_RESET) == 0) {
  767. udelay(40);
  768. break;
  769. }
  770. udelay(10);
  771. }
  772. if (limit < 0)
  773. return -EBUSY;
  774. return 0;
  775. }
  776. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  777. {
  778. struct tg3 *tp = bp->priv;
  779. u32 val;
  780. spin_lock_bh(&tp->lock);
  781. if (tg3_readphy(tp, reg, &val))
  782. val = -EIO;
  783. spin_unlock_bh(&tp->lock);
  784. return val;
  785. }
  786. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  787. {
  788. struct tg3 *tp = bp->priv;
  789. u32 ret = 0;
  790. spin_lock_bh(&tp->lock);
  791. if (tg3_writephy(tp, reg, val))
  792. ret = -EIO;
  793. spin_unlock_bh(&tp->lock);
  794. return ret;
  795. }
  796. static int tg3_mdio_reset(struct mii_bus *bp)
  797. {
  798. return 0;
  799. }
  800. static void tg3_mdio_config_5785(struct tg3 *tp)
  801. {
  802. u32 val;
  803. struct phy_device *phydev;
  804. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  805. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  806. case PHY_ID_BCM50610:
  807. case PHY_ID_BCM50610M:
  808. val = MAC_PHYCFG2_50610_LED_MODES;
  809. break;
  810. case PHY_ID_BCMAC131:
  811. val = MAC_PHYCFG2_AC131_LED_MODES;
  812. break;
  813. case PHY_ID_RTL8211C:
  814. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  815. break;
  816. case PHY_ID_RTL8201E:
  817. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  818. break;
  819. default:
  820. return;
  821. }
  822. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  823. tw32(MAC_PHYCFG2, val);
  824. val = tr32(MAC_PHYCFG1);
  825. val &= ~(MAC_PHYCFG1_RGMII_INT |
  826. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  827. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  828. tw32(MAC_PHYCFG1, val);
  829. return;
  830. }
  831. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  832. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  833. MAC_PHYCFG2_FMODE_MASK_MASK |
  834. MAC_PHYCFG2_GMODE_MASK_MASK |
  835. MAC_PHYCFG2_ACT_MASK_MASK |
  836. MAC_PHYCFG2_QUAL_MASK_MASK |
  837. MAC_PHYCFG2_INBAND_ENABLE;
  838. tw32(MAC_PHYCFG2, val);
  839. val = tr32(MAC_PHYCFG1);
  840. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  841. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  842. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  843. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  844. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  845. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  846. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  847. }
  848. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  849. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  850. tw32(MAC_PHYCFG1, val);
  851. val = tr32(MAC_EXT_RGMII_MODE);
  852. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  853. MAC_RGMII_MODE_RX_QUALITY |
  854. MAC_RGMII_MODE_RX_ACTIVITY |
  855. MAC_RGMII_MODE_RX_ENG_DET |
  856. MAC_RGMII_MODE_TX_ENABLE |
  857. MAC_RGMII_MODE_TX_LOWPWR |
  858. MAC_RGMII_MODE_TX_RESET);
  859. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  860. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  861. val |= MAC_RGMII_MODE_RX_INT_B |
  862. MAC_RGMII_MODE_RX_QUALITY |
  863. MAC_RGMII_MODE_RX_ACTIVITY |
  864. MAC_RGMII_MODE_RX_ENG_DET;
  865. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  866. val |= MAC_RGMII_MODE_TX_ENABLE |
  867. MAC_RGMII_MODE_TX_LOWPWR |
  868. MAC_RGMII_MODE_TX_RESET;
  869. }
  870. tw32(MAC_EXT_RGMII_MODE, val);
  871. }
  872. static void tg3_mdio_start(struct tg3 *tp)
  873. {
  874. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  875. tw32_f(MAC_MI_MODE, tp->mi_mode);
  876. udelay(80);
  877. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  878. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  879. tg3_mdio_config_5785(tp);
  880. }
  881. static int tg3_mdio_init(struct tg3 *tp)
  882. {
  883. int i;
  884. u32 reg;
  885. struct phy_device *phydev;
  886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  887. u32 funcnum, is_serdes;
  888. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  889. if (funcnum)
  890. tp->phy_addr = 2;
  891. else
  892. tp->phy_addr = 1;
  893. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  894. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  895. else
  896. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  897. TG3_CPMU_PHY_STRAP_IS_SERDES;
  898. if (is_serdes)
  899. tp->phy_addr += 7;
  900. } else
  901. tp->phy_addr = TG3_PHY_MII_ADDR;
  902. tg3_mdio_start(tp);
  903. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  904. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  905. return 0;
  906. tp->mdio_bus = mdiobus_alloc();
  907. if (tp->mdio_bus == NULL)
  908. return -ENOMEM;
  909. tp->mdio_bus->name = "tg3 mdio bus";
  910. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  911. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  912. tp->mdio_bus->priv = tp;
  913. tp->mdio_bus->parent = &tp->pdev->dev;
  914. tp->mdio_bus->read = &tg3_mdio_read;
  915. tp->mdio_bus->write = &tg3_mdio_write;
  916. tp->mdio_bus->reset = &tg3_mdio_reset;
  917. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  918. tp->mdio_bus->irq = &tp->mdio_irq[0];
  919. for (i = 0; i < PHY_MAX_ADDR; i++)
  920. tp->mdio_bus->irq[i] = PHY_POLL;
  921. /* The bus registration will look for all the PHYs on the mdio bus.
  922. * Unfortunately, it does not ensure the PHY is powered up before
  923. * accessing the PHY ID registers. A chip reset is the
  924. * quickest way to bring the device back to an operational state..
  925. */
  926. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  927. tg3_bmcr_reset(tp);
  928. i = mdiobus_register(tp->mdio_bus);
  929. if (i) {
  930. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  931. mdiobus_free(tp->mdio_bus);
  932. return i;
  933. }
  934. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  935. if (!phydev || !phydev->drv) {
  936. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  937. mdiobus_unregister(tp->mdio_bus);
  938. mdiobus_free(tp->mdio_bus);
  939. return -ENODEV;
  940. }
  941. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  942. case PHY_ID_BCM57780:
  943. phydev->interface = PHY_INTERFACE_MODE_GMII;
  944. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  945. break;
  946. case PHY_ID_BCM50610:
  947. case PHY_ID_BCM50610M:
  948. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  949. PHY_BRCM_RX_REFCLK_UNUSED |
  950. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  951. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  952. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  953. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  954. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  955. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  956. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  957. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  958. /* fallthru */
  959. case PHY_ID_RTL8211C:
  960. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  961. break;
  962. case PHY_ID_RTL8201E:
  963. case PHY_ID_BCMAC131:
  964. phydev->interface = PHY_INTERFACE_MODE_MII;
  965. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  966. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  967. break;
  968. }
  969. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  971. tg3_mdio_config_5785(tp);
  972. return 0;
  973. }
  974. static void tg3_mdio_fini(struct tg3 *tp)
  975. {
  976. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  977. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  978. mdiobus_unregister(tp->mdio_bus);
  979. mdiobus_free(tp->mdio_bus);
  980. }
  981. }
  982. /* tp->lock is held. */
  983. static inline void tg3_generate_fw_event(struct tg3 *tp)
  984. {
  985. u32 val;
  986. val = tr32(GRC_RX_CPU_EVENT);
  987. val |= GRC_RX_CPU_DRIVER_EVENT;
  988. tw32_f(GRC_RX_CPU_EVENT, val);
  989. tp->last_event_jiffies = jiffies;
  990. }
  991. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  992. /* tp->lock is held. */
  993. static void tg3_wait_for_event_ack(struct tg3 *tp)
  994. {
  995. int i;
  996. unsigned int delay_cnt;
  997. long time_remain;
  998. /* If enough time has passed, no wait is necessary. */
  999. time_remain = (long)(tp->last_event_jiffies + 1 +
  1000. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1001. (long)jiffies;
  1002. if (time_remain < 0)
  1003. return;
  1004. /* Check if we can shorten the wait time. */
  1005. delay_cnt = jiffies_to_usecs(time_remain);
  1006. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1007. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1008. delay_cnt = (delay_cnt >> 3) + 1;
  1009. for (i = 0; i < delay_cnt; i++) {
  1010. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1011. break;
  1012. udelay(8);
  1013. }
  1014. }
  1015. /* tp->lock is held. */
  1016. static void tg3_ump_link_report(struct tg3 *tp)
  1017. {
  1018. u32 reg;
  1019. u32 val;
  1020. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1021. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1022. return;
  1023. tg3_wait_for_event_ack(tp);
  1024. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1025. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1026. val = 0;
  1027. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1028. val = reg << 16;
  1029. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1030. val |= (reg & 0xffff);
  1031. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1032. val = 0;
  1033. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1034. val = reg << 16;
  1035. if (!tg3_readphy(tp, MII_LPA, &reg))
  1036. val |= (reg & 0xffff);
  1037. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1038. val = 0;
  1039. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1040. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1041. val = reg << 16;
  1042. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1043. val |= (reg & 0xffff);
  1044. }
  1045. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1046. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1047. val = reg << 16;
  1048. else
  1049. val = 0;
  1050. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1051. tg3_generate_fw_event(tp);
  1052. }
  1053. static void tg3_link_report(struct tg3 *tp)
  1054. {
  1055. if (!netif_carrier_ok(tp->dev)) {
  1056. netif_info(tp, link, tp->dev, "Link is down\n");
  1057. tg3_ump_link_report(tp);
  1058. } else if (netif_msg_link(tp)) {
  1059. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1060. (tp->link_config.active_speed == SPEED_1000 ?
  1061. 1000 :
  1062. (tp->link_config.active_speed == SPEED_100 ?
  1063. 100 : 10)),
  1064. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1065. "full" : "half"));
  1066. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1067. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1068. "on" : "off",
  1069. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1070. "on" : "off");
  1071. tg3_ump_link_report(tp);
  1072. }
  1073. }
  1074. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1075. {
  1076. u16 miireg;
  1077. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1078. miireg = ADVERTISE_PAUSE_CAP;
  1079. else if (flow_ctrl & FLOW_CTRL_TX)
  1080. miireg = ADVERTISE_PAUSE_ASYM;
  1081. else if (flow_ctrl & FLOW_CTRL_RX)
  1082. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1083. else
  1084. miireg = 0;
  1085. return miireg;
  1086. }
  1087. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1088. {
  1089. u16 miireg;
  1090. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1091. miireg = ADVERTISE_1000XPAUSE;
  1092. else if (flow_ctrl & FLOW_CTRL_TX)
  1093. miireg = ADVERTISE_1000XPSE_ASYM;
  1094. else if (flow_ctrl & FLOW_CTRL_RX)
  1095. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1096. else
  1097. miireg = 0;
  1098. return miireg;
  1099. }
  1100. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1101. {
  1102. u8 cap = 0;
  1103. if (lcladv & ADVERTISE_1000XPAUSE) {
  1104. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1105. if (rmtadv & LPA_1000XPAUSE)
  1106. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1107. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1108. cap = FLOW_CTRL_RX;
  1109. } else {
  1110. if (rmtadv & LPA_1000XPAUSE)
  1111. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1112. }
  1113. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1114. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1115. cap = FLOW_CTRL_TX;
  1116. }
  1117. return cap;
  1118. }
  1119. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1120. {
  1121. u8 autoneg;
  1122. u8 flowctrl = 0;
  1123. u32 old_rx_mode = tp->rx_mode;
  1124. u32 old_tx_mode = tp->tx_mode;
  1125. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1126. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1127. else
  1128. autoneg = tp->link_config.autoneg;
  1129. if (autoneg == AUTONEG_ENABLE &&
  1130. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1131. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1132. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1133. else
  1134. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1135. } else
  1136. flowctrl = tp->link_config.flowctrl;
  1137. tp->link_config.active_flowctrl = flowctrl;
  1138. if (flowctrl & FLOW_CTRL_RX)
  1139. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1140. else
  1141. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1142. if (old_rx_mode != tp->rx_mode)
  1143. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1144. if (flowctrl & FLOW_CTRL_TX)
  1145. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1146. else
  1147. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1148. if (old_tx_mode != tp->tx_mode)
  1149. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1150. }
  1151. static void tg3_adjust_link(struct net_device *dev)
  1152. {
  1153. u8 oldflowctrl, linkmesg = 0;
  1154. u32 mac_mode, lcl_adv, rmt_adv;
  1155. struct tg3 *tp = netdev_priv(dev);
  1156. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1157. spin_lock_bh(&tp->lock);
  1158. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1159. MAC_MODE_HALF_DUPLEX);
  1160. oldflowctrl = tp->link_config.active_flowctrl;
  1161. if (phydev->link) {
  1162. lcl_adv = 0;
  1163. rmt_adv = 0;
  1164. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1165. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1166. else if (phydev->speed == SPEED_1000 ||
  1167. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1168. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1169. else
  1170. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1171. if (phydev->duplex == DUPLEX_HALF)
  1172. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1173. else {
  1174. lcl_adv = tg3_advert_flowctrl_1000T(
  1175. tp->link_config.flowctrl);
  1176. if (phydev->pause)
  1177. rmt_adv = LPA_PAUSE_CAP;
  1178. if (phydev->asym_pause)
  1179. rmt_adv |= LPA_PAUSE_ASYM;
  1180. }
  1181. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1182. } else
  1183. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1184. if (mac_mode != tp->mac_mode) {
  1185. tp->mac_mode = mac_mode;
  1186. tw32_f(MAC_MODE, tp->mac_mode);
  1187. udelay(40);
  1188. }
  1189. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1190. if (phydev->speed == SPEED_10)
  1191. tw32(MAC_MI_STAT,
  1192. MAC_MI_STAT_10MBPS_MODE |
  1193. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1194. else
  1195. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1196. }
  1197. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1198. tw32(MAC_TX_LENGTHS,
  1199. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1200. (6 << TX_LENGTHS_IPG_SHIFT) |
  1201. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1202. else
  1203. tw32(MAC_TX_LENGTHS,
  1204. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1205. (6 << TX_LENGTHS_IPG_SHIFT) |
  1206. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1207. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1208. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1209. phydev->speed != tp->link_config.active_speed ||
  1210. phydev->duplex != tp->link_config.active_duplex ||
  1211. oldflowctrl != tp->link_config.active_flowctrl)
  1212. linkmesg = 1;
  1213. tp->link_config.active_speed = phydev->speed;
  1214. tp->link_config.active_duplex = phydev->duplex;
  1215. spin_unlock_bh(&tp->lock);
  1216. if (linkmesg)
  1217. tg3_link_report(tp);
  1218. }
  1219. static int tg3_phy_init(struct tg3 *tp)
  1220. {
  1221. struct phy_device *phydev;
  1222. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1223. return 0;
  1224. /* Bring the PHY back to a known state. */
  1225. tg3_bmcr_reset(tp);
  1226. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1227. /* Attach the MAC to the PHY. */
  1228. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1229. phydev->dev_flags, phydev->interface);
  1230. if (IS_ERR(phydev)) {
  1231. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1232. return PTR_ERR(phydev);
  1233. }
  1234. /* Mask with MAC supported features. */
  1235. switch (phydev->interface) {
  1236. case PHY_INTERFACE_MODE_GMII:
  1237. case PHY_INTERFACE_MODE_RGMII:
  1238. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1239. phydev->supported &= (PHY_GBIT_FEATURES |
  1240. SUPPORTED_Pause |
  1241. SUPPORTED_Asym_Pause);
  1242. break;
  1243. }
  1244. /* fallthru */
  1245. case PHY_INTERFACE_MODE_MII:
  1246. phydev->supported &= (PHY_BASIC_FEATURES |
  1247. SUPPORTED_Pause |
  1248. SUPPORTED_Asym_Pause);
  1249. break;
  1250. default:
  1251. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1252. return -EINVAL;
  1253. }
  1254. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1255. phydev->advertising = phydev->supported;
  1256. return 0;
  1257. }
  1258. static void tg3_phy_start(struct tg3 *tp)
  1259. {
  1260. struct phy_device *phydev;
  1261. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1262. return;
  1263. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1264. if (tp->link_config.phy_is_low_power) {
  1265. tp->link_config.phy_is_low_power = 0;
  1266. phydev->speed = tp->link_config.orig_speed;
  1267. phydev->duplex = tp->link_config.orig_duplex;
  1268. phydev->autoneg = tp->link_config.orig_autoneg;
  1269. phydev->advertising = tp->link_config.orig_advertising;
  1270. }
  1271. phy_start(phydev);
  1272. phy_start_aneg(phydev);
  1273. }
  1274. static void tg3_phy_stop(struct tg3 *tp)
  1275. {
  1276. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1277. return;
  1278. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1279. }
  1280. static void tg3_phy_fini(struct tg3 *tp)
  1281. {
  1282. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1283. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1284. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1285. }
  1286. }
  1287. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1288. {
  1289. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1290. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1291. }
  1292. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1293. {
  1294. u32 phytest;
  1295. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1296. u32 phy;
  1297. tg3_writephy(tp, MII_TG3_FET_TEST,
  1298. phytest | MII_TG3_FET_SHADOW_EN);
  1299. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1300. if (enable)
  1301. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1302. else
  1303. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1304. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1305. }
  1306. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1307. }
  1308. }
  1309. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1310. {
  1311. u32 reg;
  1312. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1313. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1314. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1315. return;
  1316. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1317. tg3_phy_fet_toggle_apd(tp, enable);
  1318. return;
  1319. }
  1320. reg = MII_TG3_MISC_SHDW_WREN |
  1321. MII_TG3_MISC_SHDW_SCR5_SEL |
  1322. MII_TG3_MISC_SHDW_SCR5_LPED |
  1323. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1324. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1325. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1326. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1327. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1328. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1329. reg = MII_TG3_MISC_SHDW_WREN |
  1330. MII_TG3_MISC_SHDW_APD_SEL |
  1331. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1332. if (enable)
  1333. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1334. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1335. }
  1336. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1337. {
  1338. u32 phy;
  1339. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1340. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1341. return;
  1342. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1343. u32 ephy;
  1344. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1345. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1346. tg3_writephy(tp, MII_TG3_FET_TEST,
  1347. ephy | MII_TG3_FET_SHADOW_EN);
  1348. if (!tg3_readphy(tp, reg, &phy)) {
  1349. if (enable)
  1350. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1351. else
  1352. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1353. tg3_writephy(tp, reg, phy);
  1354. }
  1355. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1356. }
  1357. } else {
  1358. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1359. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1360. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1361. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1362. if (enable)
  1363. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1364. else
  1365. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1366. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1367. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1368. }
  1369. }
  1370. }
  1371. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1372. {
  1373. u32 val;
  1374. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1375. return;
  1376. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1377. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1378. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1379. (val | (1 << 15) | (1 << 4)));
  1380. }
  1381. static void tg3_phy_apply_otp(struct tg3 *tp)
  1382. {
  1383. u32 otp, phy;
  1384. if (!tp->phy_otp)
  1385. return;
  1386. otp = tp->phy_otp;
  1387. /* Enable SM_DSP clock and tx 6dB coding. */
  1388. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1389. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1390. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1391. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1392. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1393. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1394. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1395. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1396. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1397. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1398. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1399. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1400. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1401. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1402. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1403. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1404. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1405. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1406. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1407. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1408. /* Turn off SM_DSP clock. */
  1409. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1410. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1411. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1412. }
  1413. static int tg3_wait_macro_done(struct tg3 *tp)
  1414. {
  1415. int limit = 100;
  1416. while (limit--) {
  1417. u32 tmp32;
  1418. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1419. if ((tmp32 & 0x1000) == 0)
  1420. break;
  1421. }
  1422. }
  1423. if (limit < 0)
  1424. return -EBUSY;
  1425. return 0;
  1426. }
  1427. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1428. {
  1429. static const u32 test_pat[4][6] = {
  1430. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1431. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1432. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1433. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1434. };
  1435. int chan;
  1436. for (chan = 0; chan < 4; chan++) {
  1437. int i;
  1438. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1439. (chan * 0x2000) | 0x0200);
  1440. tg3_writephy(tp, 0x16, 0x0002);
  1441. for (i = 0; i < 6; i++)
  1442. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1443. test_pat[chan][i]);
  1444. tg3_writephy(tp, 0x16, 0x0202);
  1445. if (tg3_wait_macro_done(tp)) {
  1446. *resetp = 1;
  1447. return -EBUSY;
  1448. }
  1449. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1450. (chan * 0x2000) | 0x0200);
  1451. tg3_writephy(tp, 0x16, 0x0082);
  1452. if (tg3_wait_macro_done(tp)) {
  1453. *resetp = 1;
  1454. return -EBUSY;
  1455. }
  1456. tg3_writephy(tp, 0x16, 0x0802);
  1457. if (tg3_wait_macro_done(tp)) {
  1458. *resetp = 1;
  1459. return -EBUSY;
  1460. }
  1461. for (i = 0; i < 6; i += 2) {
  1462. u32 low, high;
  1463. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1464. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1465. tg3_wait_macro_done(tp)) {
  1466. *resetp = 1;
  1467. return -EBUSY;
  1468. }
  1469. low &= 0x7fff;
  1470. high &= 0x000f;
  1471. if (low != test_pat[chan][i] ||
  1472. high != test_pat[chan][i+1]) {
  1473. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1474. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1475. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1476. return -EBUSY;
  1477. }
  1478. }
  1479. }
  1480. return 0;
  1481. }
  1482. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1483. {
  1484. int chan;
  1485. for (chan = 0; chan < 4; chan++) {
  1486. int i;
  1487. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1488. (chan * 0x2000) | 0x0200);
  1489. tg3_writephy(tp, 0x16, 0x0002);
  1490. for (i = 0; i < 6; i++)
  1491. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1492. tg3_writephy(tp, 0x16, 0x0202);
  1493. if (tg3_wait_macro_done(tp))
  1494. return -EBUSY;
  1495. }
  1496. return 0;
  1497. }
  1498. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1499. {
  1500. u32 reg32, phy9_orig;
  1501. int retries, do_phy_reset, err;
  1502. retries = 10;
  1503. do_phy_reset = 1;
  1504. do {
  1505. if (do_phy_reset) {
  1506. err = tg3_bmcr_reset(tp);
  1507. if (err)
  1508. return err;
  1509. do_phy_reset = 0;
  1510. }
  1511. /* Disable transmitter and interrupt. */
  1512. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1513. continue;
  1514. reg32 |= 0x3000;
  1515. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1516. /* Set full-duplex, 1000 mbps. */
  1517. tg3_writephy(tp, MII_BMCR,
  1518. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1519. /* Set to master mode. */
  1520. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1521. continue;
  1522. tg3_writephy(tp, MII_TG3_CTRL,
  1523. (MII_TG3_CTRL_AS_MASTER |
  1524. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1525. /* Enable SM_DSP_CLOCK and 6dB. */
  1526. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1527. /* Block the PHY control access. */
  1528. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1529. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1530. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1531. if (!err)
  1532. break;
  1533. } while (--retries);
  1534. err = tg3_phy_reset_chanpat(tp);
  1535. if (err)
  1536. return err;
  1537. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1538. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1539. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1540. tg3_writephy(tp, 0x16, 0x0000);
  1541. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1542. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1543. /* Set Extended packet length bit for jumbo frames */
  1544. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1545. } else {
  1546. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1547. }
  1548. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1549. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1550. reg32 &= ~0x3000;
  1551. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1552. } else if (!err)
  1553. err = -EBUSY;
  1554. return err;
  1555. }
  1556. /* This will reset the tigon3 PHY if there is no valid
  1557. * link unless the FORCE argument is non-zero.
  1558. */
  1559. static int tg3_phy_reset(struct tg3 *tp)
  1560. {
  1561. u32 cpmuctrl;
  1562. u32 phy_status;
  1563. int err;
  1564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1565. u32 val;
  1566. val = tr32(GRC_MISC_CFG);
  1567. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1568. udelay(40);
  1569. }
  1570. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1571. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1572. if (err != 0)
  1573. return -EBUSY;
  1574. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1575. netif_carrier_off(tp->dev);
  1576. tg3_link_report(tp);
  1577. }
  1578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1581. err = tg3_phy_reset_5703_4_5(tp);
  1582. if (err)
  1583. return err;
  1584. goto out;
  1585. }
  1586. cpmuctrl = 0;
  1587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1588. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1589. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1590. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1591. tw32(TG3_CPMU_CTRL,
  1592. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1593. }
  1594. err = tg3_bmcr_reset(tp);
  1595. if (err)
  1596. return err;
  1597. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1598. u32 phy;
  1599. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1600. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1601. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1602. }
  1603. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1604. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1605. u32 val;
  1606. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1607. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1608. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1609. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1610. udelay(40);
  1611. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1612. }
  1613. }
  1614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1615. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1616. return 0;
  1617. tg3_phy_apply_otp(tp);
  1618. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1619. tg3_phy_toggle_apd(tp, true);
  1620. else
  1621. tg3_phy_toggle_apd(tp, false);
  1622. out:
  1623. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1624. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1625. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1626. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1627. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1628. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1629. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1630. }
  1631. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1632. tg3_writephy(tp, 0x1c, 0x8d68);
  1633. tg3_writephy(tp, 0x1c, 0x8d68);
  1634. }
  1635. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1636. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1637. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1638. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1639. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1640. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1641. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1642. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1643. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1644. } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1645. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1646. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1647. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1648. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1649. tg3_writephy(tp, MII_TG3_TEST1,
  1650. MII_TG3_TEST1_TRIM_EN | 0x4);
  1651. } else
  1652. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1653. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1654. }
  1655. /* Set Extended packet length bit (bit 14) on all chips that */
  1656. /* support jumbo frames */
  1657. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1658. /* Cannot do read-modify-write on 5401 */
  1659. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1660. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1661. u32 phy_reg;
  1662. /* Set bit 14 with read-modify-write to preserve other bits */
  1663. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1664. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1665. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1666. }
  1667. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1668. * jumbo frames transmission.
  1669. */
  1670. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1671. u32 phy_reg;
  1672. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1673. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1674. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1675. }
  1676. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1677. /* adjust output voltage */
  1678. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1679. }
  1680. tg3_phy_toggle_automdix(tp, 1);
  1681. tg3_phy_set_wirespeed(tp);
  1682. return 0;
  1683. }
  1684. static void tg3_frob_aux_power(struct tg3 *tp)
  1685. {
  1686. struct tg3 *tp_peer = tp;
  1687. /* The GPIOs do something completely different on 57765. */
  1688. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1690. return;
  1691. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1692. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1694. struct net_device *dev_peer;
  1695. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1696. /* remove_one() may have been run on the peer. */
  1697. if (!dev_peer)
  1698. tp_peer = tp;
  1699. else
  1700. tp_peer = netdev_priv(dev_peer);
  1701. }
  1702. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1703. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1704. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1705. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1706. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1707. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1708. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1709. (GRC_LCLCTRL_GPIO_OE0 |
  1710. GRC_LCLCTRL_GPIO_OE1 |
  1711. GRC_LCLCTRL_GPIO_OE2 |
  1712. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1713. GRC_LCLCTRL_GPIO_OUTPUT1),
  1714. 100);
  1715. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1716. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1717. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1718. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1719. GRC_LCLCTRL_GPIO_OE1 |
  1720. GRC_LCLCTRL_GPIO_OE2 |
  1721. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1722. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1723. tp->grc_local_ctrl;
  1724. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1725. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1726. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1727. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1728. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1729. } else {
  1730. u32 no_gpio2;
  1731. u32 grc_local_ctrl = 0;
  1732. if (tp_peer != tp &&
  1733. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1734. return;
  1735. /* Workaround to prevent overdrawing Amps. */
  1736. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1737. ASIC_REV_5714) {
  1738. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1739. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1740. grc_local_ctrl, 100);
  1741. }
  1742. /* On 5753 and variants, GPIO2 cannot be used. */
  1743. no_gpio2 = tp->nic_sram_data_cfg &
  1744. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1745. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1746. GRC_LCLCTRL_GPIO_OE1 |
  1747. GRC_LCLCTRL_GPIO_OE2 |
  1748. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1749. GRC_LCLCTRL_GPIO_OUTPUT2;
  1750. if (no_gpio2) {
  1751. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1752. GRC_LCLCTRL_GPIO_OUTPUT2);
  1753. }
  1754. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1755. grc_local_ctrl, 100);
  1756. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1757. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1758. grc_local_ctrl, 100);
  1759. if (!no_gpio2) {
  1760. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1761. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1762. grc_local_ctrl, 100);
  1763. }
  1764. }
  1765. } else {
  1766. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1767. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1768. if (tp_peer != tp &&
  1769. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1770. return;
  1771. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1772. (GRC_LCLCTRL_GPIO_OE1 |
  1773. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1774. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1775. GRC_LCLCTRL_GPIO_OE1, 100);
  1776. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1777. (GRC_LCLCTRL_GPIO_OE1 |
  1778. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1779. }
  1780. }
  1781. }
  1782. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1783. {
  1784. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1785. return 1;
  1786. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1787. if (speed != SPEED_10)
  1788. return 1;
  1789. } else if (speed == SPEED_10)
  1790. return 1;
  1791. return 0;
  1792. }
  1793. static int tg3_setup_phy(struct tg3 *, int);
  1794. #define RESET_KIND_SHUTDOWN 0
  1795. #define RESET_KIND_INIT 1
  1796. #define RESET_KIND_SUSPEND 2
  1797. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1798. static int tg3_halt_cpu(struct tg3 *, u32);
  1799. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1800. {
  1801. u32 val;
  1802. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1803. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1804. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1805. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1806. sg_dig_ctrl |=
  1807. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1808. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1809. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1810. }
  1811. return;
  1812. }
  1813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1814. tg3_bmcr_reset(tp);
  1815. val = tr32(GRC_MISC_CFG);
  1816. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1817. udelay(40);
  1818. return;
  1819. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1820. u32 phytest;
  1821. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1822. u32 phy;
  1823. tg3_writephy(tp, MII_ADVERTISE, 0);
  1824. tg3_writephy(tp, MII_BMCR,
  1825. BMCR_ANENABLE | BMCR_ANRESTART);
  1826. tg3_writephy(tp, MII_TG3_FET_TEST,
  1827. phytest | MII_TG3_FET_SHADOW_EN);
  1828. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1829. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1830. tg3_writephy(tp,
  1831. MII_TG3_FET_SHDW_AUXMODE4,
  1832. phy);
  1833. }
  1834. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1835. }
  1836. return;
  1837. } else if (do_low_power) {
  1838. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1839. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1840. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1841. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1842. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1843. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1844. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1845. }
  1846. /* The PHY should not be powered down on some chips because
  1847. * of bugs.
  1848. */
  1849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1850. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1851. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1852. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1853. return;
  1854. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1855. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1856. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1857. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1858. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1859. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1860. }
  1861. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1862. }
  1863. /* tp->lock is held. */
  1864. static int tg3_nvram_lock(struct tg3 *tp)
  1865. {
  1866. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1867. int i;
  1868. if (tp->nvram_lock_cnt == 0) {
  1869. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1870. for (i = 0; i < 8000; i++) {
  1871. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1872. break;
  1873. udelay(20);
  1874. }
  1875. if (i == 8000) {
  1876. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1877. return -ENODEV;
  1878. }
  1879. }
  1880. tp->nvram_lock_cnt++;
  1881. }
  1882. return 0;
  1883. }
  1884. /* tp->lock is held. */
  1885. static void tg3_nvram_unlock(struct tg3 *tp)
  1886. {
  1887. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1888. if (tp->nvram_lock_cnt > 0)
  1889. tp->nvram_lock_cnt--;
  1890. if (tp->nvram_lock_cnt == 0)
  1891. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1892. }
  1893. }
  1894. /* tp->lock is held. */
  1895. static void tg3_enable_nvram_access(struct tg3 *tp)
  1896. {
  1897. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1898. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1899. u32 nvaccess = tr32(NVRAM_ACCESS);
  1900. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1901. }
  1902. }
  1903. /* tp->lock is held. */
  1904. static void tg3_disable_nvram_access(struct tg3 *tp)
  1905. {
  1906. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1907. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1908. u32 nvaccess = tr32(NVRAM_ACCESS);
  1909. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1910. }
  1911. }
  1912. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1913. u32 offset, u32 *val)
  1914. {
  1915. u32 tmp;
  1916. int i;
  1917. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1918. return -EINVAL;
  1919. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1920. EEPROM_ADDR_DEVID_MASK |
  1921. EEPROM_ADDR_READ);
  1922. tw32(GRC_EEPROM_ADDR,
  1923. tmp |
  1924. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1925. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1926. EEPROM_ADDR_ADDR_MASK) |
  1927. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1928. for (i = 0; i < 1000; i++) {
  1929. tmp = tr32(GRC_EEPROM_ADDR);
  1930. if (tmp & EEPROM_ADDR_COMPLETE)
  1931. break;
  1932. msleep(1);
  1933. }
  1934. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1935. return -EBUSY;
  1936. tmp = tr32(GRC_EEPROM_DATA);
  1937. /*
  1938. * The data will always be opposite the native endian
  1939. * format. Perform a blind byteswap to compensate.
  1940. */
  1941. *val = swab32(tmp);
  1942. return 0;
  1943. }
  1944. #define NVRAM_CMD_TIMEOUT 10000
  1945. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1946. {
  1947. int i;
  1948. tw32(NVRAM_CMD, nvram_cmd);
  1949. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1950. udelay(10);
  1951. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1952. udelay(10);
  1953. break;
  1954. }
  1955. }
  1956. if (i == NVRAM_CMD_TIMEOUT)
  1957. return -EBUSY;
  1958. return 0;
  1959. }
  1960. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1961. {
  1962. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1963. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1964. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1965. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1966. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1967. addr = ((addr / tp->nvram_pagesize) <<
  1968. ATMEL_AT45DB0X1B_PAGE_POS) +
  1969. (addr % tp->nvram_pagesize);
  1970. return addr;
  1971. }
  1972. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1973. {
  1974. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1975. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1976. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1977. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1978. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1979. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1980. tp->nvram_pagesize) +
  1981. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1982. return addr;
  1983. }
  1984. /* NOTE: Data read in from NVRAM is byteswapped according to
  1985. * the byteswapping settings for all other register accesses.
  1986. * tg3 devices are BE devices, so on a BE machine, the data
  1987. * returned will be exactly as it is seen in NVRAM. On a LE
  1988. * machine, the 32-bit value will be byteswapped.
  1989. */
  1990. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1991. {
  1992. int ret;
  1993. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1994. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1995. offset = tg3_nvram_phys_addr(tp, offset);
  1996. if (offset > NVRAM_ADDR_MSK)
  1997. return -EINVAL;
  1998. ret = tg3_nvram_lock(tp);
  1999. if (ret)
  2000. return ret;
  2001. tg3_enable_nvram_access(tp);
  2002. tw32(NVRAM_ADDR, offset);
  2003. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2004. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2005. if (ret == 0)
  2006. *val = tr32(NVRAM_RDDATA);
  2007. tg3_disable_nvram_access(tp);
  2008. tg3_nvram_unlock(tp);
  2009. return ret;
  2010. }
  2011. /* Ensures NVRAM data is in bytestream format. */
  2012. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2013. {
  2014. u32 v;
  2015. int res = tg3_nvram_read(tp, offset, &v);
  2016. if (!res)
  2017. *val = cpu_to_be32(v);
  2018. return res;
  2019. }
  2020. /* tp->lock is held. */
  2021. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2022. {
  2023. u32 addr_high, addr_low;
  2024. int i;
  2025. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2026. tp->dev->dev_addr[1]);
  2027. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2028. (tp->dev->dev_addr[3] << 16) |
  2029. (tp->dev->dev_addr[4] << 8) |
  2030. (tp->dev->dev_addr[5] << 0));
  2031. for (i = 0; i < 4; i++) {
  2032. if (i == 1 && skip_mac_1)
  2033. continue;
  2034. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2035. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2036. }
  2037. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2038. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2039. for (i = 0; i < 12; i++) {
  2040. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2041. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2042. }
  2043. }
  2044. addr_high = (tp->dev->dev_addr[0] +
  2045. tp->dev->dev_addr[1] +
  2046. tp->dev->dev_addr[2] +
  2047. tp->dev->dev_addr[3] +
  2048. tp->dev->dev_addr[4] +
  2049. tp->dev->dev_addr[5]) &
  2050. TX_BACKOFF_SEED_MASK;
  2051. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2052. }
  2053. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2054. {
  2055. u32 misc_host_ctrl;
  2056. bool device_should_wake, do_low_power;
  2057. /* Make sure register accesses (indirect or otherwise)
  2058. * will function correctly.
  2059. */
  2060. pci_write_config_dword(tp->pdev,
  2061. TG3PCI_MISC_HOST_CTRL,
  2062. tp->misc_host_ctrl);
  2063. switch (state) {
  2064. case PCI_D0:
  2065. pci_enable_wake(tp->pdev, state, false);
  2066. pci_set_power_state(tp->pdev, PCI_D0);
  2067. /* Switch out of Vaux if it is a NIC */
  2068. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2069. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2070. return 0;
  2071. case PCI_D1:
  2072. case PCI_D2:
  2073. case PCI_D3hot:
  2074. break;
  2075. default:
  2076. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2077. state);
  2078. return -EINVAL;
  2079. }
  2080. /* Restore the CLKREQ setting. */
  2081. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2082. u16 lnkctl;
  2083. pci_read_config_word(tp->pdev,
  2084. tp->pcie_cap + PCI_EXP_LNKCTL,
  2085. &lnkctl);
  2086. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2087. pci_write_config_word(tp->pdev,
  2088. tp->pcie_cap + PCI_EXP_LNKCTL,
  2089. lnkctl);
  2090. }
  2091. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2092. tw32(TG3PCI_MISC_HOST_CTRL,
  2093. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2094. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2095. device_may_wakeup(&tp->pdev->dev) &&
  2096. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2097. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2098. do_low_power = false;
  2099. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2100. !tp->link_config.phy_is_low_power) {
  2101. struct phy_device *phydev;
  2102. u32 phyid, advertising;
  2103. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2104. tp->link_config.phy_is_low_power = 1;
  2105. tp->link_config.orig_speed = phydev->speed;
  2106. tp->link_config.orig_duplex = phydev->duplex;
  2107. tp->link_config.orig_autoneg = phydev->autoneg;
  2108. tp->link_config.orig_advertising = phydev->advertising;
  2109. advertising = ADVERTISED_TP |
  2110. ADVERTISED_Pause |
  2111. ADVERTISED_Autoneg |
  2112. ADVERTISED_10baseT_Half;
  2113. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2114. device_should_wake) {
  2115. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2116. advertising |=
  2117. ADVERTISED_100baseT_Half |
  2118. ADVERTISED_100baseT_Full |
  2119. ADVERTISED_10baseT_Full;
  2120. else
  2121. advertising |= ADVERTISED_10baseT_Full;
  2122. }
  2123. phydev->advertising = advertising;
  2124. phy_start_aneg(phydev);
  2125. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2126. if (phyid != PHY_ID_BCMAC131) {
  2127. phyid &= PHY_BCM_OUI_MASK;
  2128. if (phyid == PHY_BCM_OUI_1 ||
  2129. phyid == PHY_BCM_OUI_2 ||
  2130. phyid == PHY_BCM_OUI_3)
  2131. do_low_power = true;
  2132. }
  2133. }
  2134. } else {
  2135. do_low_power = true;
  2136. if (tp->link_config.phy_is_low_power == 0) {
  2137. tp->link_config.phy_is_low_power = 1;
  2138. tp->link_config.orig_speed = tp->link_config.speed;
  2139. tp->link_config.orig_duplex = tp->link_config.duplex;
  2140. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2141. }
  2142. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2143. tp->link_config.speed = SPEED_10;
  2144. tp->link_config.duplex = DUPLEX_HALF;
  2145. tp->link_config.autoneg = AUTONEG_ENABLE;
  2146. tg3_setup_phy(tp, 0);
  2147. }
  2148. }
  2149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2150. u32 val;
  2151. val = tr32(GRC_VCPU_EXT_CTRL);
  2152. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2153. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2154. int i;
  2155. u32 val;
  2156. for (i = 0; i < 200; i++) {
  2157. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2158. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2159. break;
  2160. msleep(1);
  2161. }
  2162. }
  2163. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2164. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2165. WOL_DRV_STATE_SHUTDOWN |
  2166. WOL_DRV_WOL |
  2167. WOL_SET_MAGIC_PKT);
  2168. if (device_should_wake) {
  2169. u32 mac_mode;
  2170. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2171. if (do_low_power) {
  2172. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2173. udelay(40);
  2174. }
  2175. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2176. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2177. else
  2178. mac_mode = MAC_MODE_PORT_MODE_MII;
  2179. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2180. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2181. ASIC_REV_5700) {
  2182. u32 speed = (tp->tg3_flags &
  2183. TG3_FLAG_WOL_SPEED_100MB) ?
  2184. SPEED_100 : SPEED_10;
  2185. if (tg3_5700_link_polarity(tp, speed))
  2186. mac_mode |= MAC_MODE_LINK_POLARITY;
  2187. else
  2188. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2189. }
  2190. } else {
  2191. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2192. }
  2193. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2194. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2195. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2196. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2197. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2198. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2199. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2200. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2201. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2202. mac_mode |= tp->mac_mode &
  2203. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2204. if (mac_mode & MAC_MODE_APE_TX_EN)
  2205. mac_mode |= MAC_MODE_TDE_ENABLE;
  2206. }
  2207. tw32_f(MAC_MODE, mac_mode);
  2208. udelay(100);
  2209. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2210. udelay(10);
  2211. }
  2212. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2213. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2214. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2215. u32 base_val;
  2216. base_val = tp->pci_clock_ctrl;
  2217. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2218. CLOCK_CTRL_TXCLK_DISABLE);
  2219. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2220. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2221. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2222. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2223. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2224. /* do nothing */
  2225. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2226. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2227. u32 newbits1, newbits2;
  2228. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2229. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2230. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2231. CLOCK_CTRL_TXCLK_DISABLE |
  2232. CLOCK_CTRL_ALTCLK);
  2233. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2234. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2235. newbits1 = CLOCK_CTRL_625_CORE;
  2236. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2237. } else {
  2238. newbits1 = CLOCK_CTRL_ALTCLK;
  2239. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2240. }
  2241. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2242. 40);
  2243. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2244. 40);
  2245. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2246. u32 newbits3;
  2247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2248. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2249. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2250. CLOCK_CTRL_TXCLK_DISABLE |
  2251. CLOCK_CTRL_44MHZ_CORE);
  2252. } else {
  2253. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2254. }
  2255. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2256. tp->pci_clock_ctrl | newbits3, 40);
  2257. }
  2258. }
  2259. if (!(device_should_wake) &&
  2260. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2261. tg3_power_down_phy(tp, do_low_power);
  2262. tg3_frob_aux_power(tp);
  2263. /* Workaround for unstable PLL clock */
  2264. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2265. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2266. u32 val = tr32(0x7d00);
  2267. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2268. tw32(0x7d00, val);
  2269. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2270. int err;
  2271. err = tg3_nvram_lock(tp);
  2272. tg3_halt_cpu(tp, RX_CPU_BASE);
  2273. if (!err)
  2274. tg3_nvram_unlock(tp);
  2275. }
  2276. }
  2277. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2278. if (device_should_wake)
  2279. pci_enable_wake(tp->pdev, state, true);
  2280. /* Finally, set the new power state. */
  2281. pci_set_power_state(tp->pdev, state);
  2282. return 0;
  2283. }
  2284. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2285. {
  2286. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2287. case MII_TG3_AUX_STAT_10HALF:
  2288. *speed = SPEED_10;
  2289. *duplex = DUPLEX_HALF;
  2290. break;
  2291. case MII_TG3_AUX_STAT_10FULL:
  2292. *speed = SPEED_10;
  2293. *duplex = DUPLEX_FULL;
  2294. break;
  2295. case MII_TG3_AUX_STAT_100HALF:
  2296. *speed = SPEED_100;
  2297. *duplex = DUPLEX_HALF;
  2298. break;
  2299. case MII_TG3_AUX_STAT_100FULL:
  2300. *speed = SPEED_100;
  2301. *duplex = DUPLEX_FULL;
  2302. break;
  2303. case MII_TG3_AUX_STAT_1000HALF:
  2304. *speed = SPEED_1000;
  2305. *duplex = DUPLEX_HALF;
  2306. break;
  2307. case MII_TG3_AUX_STAT_1000FULL:
  2308. *speed = SPEED_1000;
  2309. *duplex = DUPLEX_FULL;
  2310. break;
  2311. default:
  2312. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2313. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2314. SPEED_10;
  2315. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2316. DUPLEX_HALF;
  2317. break;
  2318. }
  2319. *speed = SPEED_INVALID;
  2320. *duplex = DUPLEX_INVALID;
  2321. break;
  2322. }
  2323. }
  2324. static void tg3_phy_copper_begin(struct tg3 *tp)
  2325. {
  2326. u32 new_adv;
  2327. int i;
  2328. if (tp->link_config.phy_is_low_power) {
  2329. /* Entering low power mode. Disable gigabit and
  2330. * 100baseT advertisements.
  2331. */
  2332. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2333. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2334. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2335. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2336. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2337. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2338. } else if (tp->link_config.speed == SPEED_INVALID) {
  2339. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2340. tp->link_config.advertising &=
  2341. ~(ADVERTISED_1000baseT_Half |
  2342. ADVERTISED_1000baseT_Full);
  2343. new_adv = ADVERTISE_CSMA;
  2344. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2345. new_adv |= ADVERTISE_10HALF;
  2346. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2347. new_adv |= ADVERTISE_10FULL;
  2348. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2349. new_adv |= ADVERTISE_100HALF;
  2350. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2351. new_adv |= ADVERTISE_100FULL;
  2352. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2353. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2354. if (tp->link_config.advertising &
  2355. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2356. new_adv = 0;
  2357. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2358. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2359. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2360. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2361. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2362. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2363. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2364. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2365. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2366. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2367. } else {
  2368. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2369. }
  2370. } else {
  2371. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2372. new_adv |= ADVERTISE_CSMA;
  2373. /* Asking for a specific link mode. */
  2374. if (tp->link_config.speed == SPEED_1000) {
  2375. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2376. if (tp->link_config.duplex == DUPLEX_FULL)
  2377. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2378. else
  2379. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2380. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2381. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2382. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2383. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2384. } else {
  2385. if (tp->link_config.speed == SPEED_100) {
  2386. if (tp->link_config.duplex == DUPLEX_FULL)
  2387. new_adv |= ADVERTISE_100FULL;
  2388. else
  2389. new_adv |= ADVERTISE_100HALF;
  2390. } else {
  2391. if (tp->link_config.duplex == DUPLEX_FULL)
  2392. new_adv |= ADVERTISE_10FULL;
  2393. else
  2394. new_adv |= ADVERTISE_10HALF;
  2395. }
  2396. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2397. new_adv = 0;
  2398. }
  2399. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2400. }
  2401. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2402. tp->link_config.speed != SPEED_INVALID) {
  2403. u32 bmcr, orig_bmcr;
  2404. tp->link_config.active_speed = tp->link_config.speed;
  2405. tp->link_config.active_duplex = tp->link_config.duplex;
  2406. bmcr = 0;
  2407. switch (tp->link_config.speed) {
  2408. default:
  2409. case SPEED_10:
  2410. break;
  2411. case SPEED_100:
  2412. bmcr |= BMCR_SPEED100;
  2413. break;
  2414. case SPEED_1000:
  2415. bmcr |= TG3_BMCR_SPEED1000;
  2416. break;
  2417. }
  2418. if (tp->link_config.duplex == DUPLEX_FULL)
  2419. bmcr |= BMCR_FULLDPLX;
  2420. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2421. (bmcr != orig_bmcr)) {
  2422. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2423. for (i = 0; i < 1500; i++) {
  2424. u32 tmp;
  2425. udelay(10);
  2426. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2427. tg3_readphy(tp, MII_BMSR, &tmp))
  2428. continue;
  2429. if (!(tmp & BMSR_LSTATUS)) {
  2430. udelay(40);
  2431. break;
  2432. }
  2433. }
  2434. tg3_writephy(tp, MII_BMCR, bmcr);
  2435. udelay(40);
  2436. }
  2437. } else {
  2438. tg3_writephy(tp, MII_BMCR,
  2439. BMCR_ANENABLE | BMCR_ANRESTART);
  2440. }
  2441. }
  2442. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2443. {
  2444. int err;
  2445. /* Turn off tap power management. */
  2446. /* Set Extended packet length bit */
  2447. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2448. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2449. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2450. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2451. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2452. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2453. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2454. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2455. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2456. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2457. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2458. udelay(40);
  2459. return err;
  2460. }
  2461. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2462. {
  2463. u32 adv_reg, all_mask = 0;
  2464. if (mask & ADVERTISED_10baseT_Half)
  2465. all_mask |= ADVERTISE_10HALF;
  2466. if (mask & ADVERTISED_10baseT_Full)
  2467. all_mask |= ADVERTISE_10FULL;
  2468. if (mask & ADVERTISED_100baseT_Half)
  2469. all_mask |= ADVERTISE_100HALF;
  2470. if (mask & ADVERTISED_100baseT_Full)
  2471. all_mask |= ADVERTISE_100FULL;
  2472. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2473. return 0;
  2474. if ((adv_reg & all_mask) != all_mask)
  2475. return 0;
  2476. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2477. u32 tg3_ctrl;
  2478. all_mask = 0;
  2479. if (mask & ADVERTISED_1000baseT_Half)
  2480. all_mask |= ADVERTISE_1000HALF;
  2481. if (mask & ADVERTISED_1000baseT_Full)
  2482. all_mask |= ADVERTISE_1000FULL;
  2483. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2484. return 0;
  2485. if ((tg3_ctrl & all_mask) != all_mask)
  2486. return 0;
  2487. }
  2488. return 1;
  2489. }
  2490. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2491. {
  2492. u32 curadv, reqadv;
  2493. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2494. return 1;
  2495. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2496. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2497. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2498. if (curadv != reqadv)
  2499. return 0;
  2500. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2501. tg3_readphy(tp, MII_LPA, rmtadv);
  2502. } else {
  2503. /* Reprogram the advertisement register, even if it
  2504. * does not affect the current link. If the link
  2505. * gets renegotiated in the future, we can save an
  2506. * additional renegotiation cycle by advertising
  2507. * it correctly in the first place.
  2508. */
  2509. if (curadv != reqadv) {
  2510. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2511. ADVERTISE_PAUSE_ASYM);
  2512. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2513. }
  2514. }
  2515. return 1;
  2516. }
  2517. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2518. {
  2519. int current_link_up;
  2520. u32 bmsr, dummy;
  2521. u32 lcl_adv, rmt_adv;
  2522. u16 current_speed;
  2523. u8 current_duplex;
  2524. int i, err;
  2525. tw32(MAC_EVENT, 0);
  2526. tw32_f(MAC_STATUS,
  2527. (MAC_STATUS_SYNC_CHANGED |
  2528. MAC_STATUS_CFG_CHANGED |
  2529. MAC_STATUS_MI_COMPLETION |
  2530. MAC_STATUS_LNKSTATE_CHANGED));
  2531. udelay(40);
  2532. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2533. tw32_f(MAC_MI_MODE,
  2534. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2535. udelay(80);
  2536. }
  2537. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2538. /* Some third-party PHYs need to be reset on link going
  2539. * down.
  2540. */
  2541. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2542. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2544. netif_carrier_ok(tp->dev)) {
  2545. tg3_readphy(tp, MII_BMSR, &bmsr);
  2546. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2547. !(bmsr & BMSR_LSTATUS))
  2548. force_reset = 1;
  2549. }
  2550. if (force_reset)
  2551. tg3_phy_reset(tp);
  2552. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2553. tg3_readphy(tp, MII_BMSR, &bmsr);
  2554. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2555. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2556. bmsr = 0;
  2557. if (!(bmsr & BMSR_LSTATUS)) {
  2558. err = tg3_init_5401phy_dsp(tp);
  2559. if (err)
  2560. return err;
  2561. tg3_readphy(tp, MII_BMSR, &bmsr);
  2562. for (i = 0; i < 1000; i++) {
  2563. udelay(10);
  2564. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2565. (bmsr & BMSR_LSTATUS)) {
  2566. udelay(40);
  2567. break;
  2568. }
  2569. }
  2570. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2571. TG3_PHY_REV_BCM5401_B0 &&
  2572. !(bmsr & BMSR_LSTATUS) &&
  2573. tp->link_config.active_speed == SPEED_1000) {
  2574. err = tg3_phy_reset(tp);
  2575. if (!err)
  2576. err = tg3_init_5401phy_dsp(tp);
  2577. if (err)
  2578. return err;
  2579. }
  2580. }
  2581. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2582. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2583. /* 5701 {A0,B0} CRC bug workaround */
  2584. tg3_writephy(tp, 0x15, 0x0a75);
  2585. tg3_writephy(tp, 0x1c, 0x8c68);
  2586. tg3_writephy(tp, 0x1c, 0x8d68);
  2587. tg3_writephy(tp, 0x1c, 0x8c68);
  2588. }
  2589. /* Clear pending interrupts... */
  2590. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2591. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2592. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2593. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2594. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2595. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2596. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2597. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2598. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2599. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2600. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2601. else
  2602. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2603. }
  2604. current_link_up = 0;
  2605. current_speed = SPEED_INVALID;
  2606. current_duplex = DUPLEX_INVALID;
  2607. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2608. u32 val;
  2609. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2610. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2611. if (!(val & (1 << 10))) {
  2612. val |= (1 << 10);
  2613. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2614. goto relink;
  2615. }
  2616. }
  2617. bmsr = 0;
  2618. for (i = 0; i < 100; i++) {
  2619. tg3_readphy(tp, MII_BMSR, &bmsr);
  2620. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2621. (bmsr & BMSR_LSTATUS))
  2622. break;
  2623. udelay(40);
  2624. }
  2625. if (bmsr & BMSR_LSTATUS) {
  2626. u32 aux_stat, bmcr;
  2627. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2628. for (i = 0; i < 2000; i++) {
  2629. udelay(10);
  2630. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2631. aux_stat)
  2632. break;
  2633. }
  2634. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2635. &current_speed,
  2636. &current_duplex);
  2637. bmcr = 0;
  2638. for (i = 0; i < 200; i++) {
  2639. tg3_readphy(tp, MII_BMCR, &bmcr);
  2640. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2641. continue;
  2642. if (bmcr && bmcr != 0x7fff)
  2643. break;
  2644. udelay(10);
  2645. }
  2646. lcl_adv = 0;
  2647. rmt_adv = 0;
  2648. tp->link_config.active_speed = current_speed;
  2649. tp->link_config.active_duplex = current_duplex;
  2650. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2651. if ((bmcr & BMCR_ANENABLE) &&
  2652. tg3_copper_is_advertising_all(tp,
  2653. tp->link_config.advertising)) {
  2654. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2655. &rmt_adv))
  2656. current_link_up = 1;
  2657. }
  2658. } else {
  2659. if (!(bmcr & BMCR_ANENABLE) &&
  2660. tp->link_config.speed == current_speed &&
  2661. tp->link_config.duplex == current_duplex &&
  2662. tp->link_config.flowctrl ==
  2663. tp->link_config.active_flowctrl) {
  2664. current_link_up = 1;
  2665. }
  2666. }
  2667. if (current_link_up == 1 &&
  2668. tp->link_config.active_duplex == DUPLEX_FULL)
  2669. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2670. }
  2671. relink:
  2672. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2673. u32 tmp;
  2674. tg3_phy_copper_begin(tp);
  2675. tg3_readphy(tp, MII_BMSR, &tmp);
  2676. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2677. (tmp & BMSR_LSTATUS))
  2678. current_link_up = 1;
  2679. }
  2680. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2681. if (current_link_up == 1) {
  2682. if (tp->link_config.active_speed == SPEED_100 ||
  2683. tp->link_config.active_speed == SPEED_10)
  2684. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2685. else
  2686. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2687. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2688. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2689. else
  2690. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2691. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2692. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2693. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2694. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2695. if (current_link_up == 1 &&
  2696. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2697. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2698. else
  2699. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2700. }
  2701. /* ??? Without this setting Netgear GA302T PHY does not
  2702. * ??? send/receive packets...
  2703. */
  2704. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2705. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2706. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2707. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2708. udelay(80);
  2709. }
  2710. tw32_f(MAC_MODE, tp->mac_mode);
  2711. udelay(40);
  2712. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2713. /* Polled via timer. */
  2714. tw32_f(MAC_EVENT, 0);
  2715. } else {
  2716. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2717. }
  2718. udelay(40);
  2719. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2720. current_link_up == 1 &&
  2721. tp->link_config.active_speed == SPEED_1000 &&
  2722. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2723. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2724. udelay(120);
  2725. tw32_f(MAC_STATUS,
  2726. (MAC_STATUS_SYNC_CHANGED |
  2727. MAC_STATUS_CFG_CHANGED));
  2728. udelay(40);
  2729. tg3_write_mem(tp,
  2730. NIC_SRAM_FIRMWARE_MBOX,
  2731. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2732. }
  2733. /* Prevent send BD corruption. */
  2734. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2735. u16 oldlnkctl, newlnkctl;
  2736. pci_read_config_word(tp->pdev,
  2737. tp->pcie_cap + PCI_EXP_LNKCTL,
  2738. &oldlnkctl);
  2739. if (tp->link_config.active_speed == SPEED_100 ||
  2740. tp->link_config.active_speed == SPEED_10)
  2741. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2742. else
  2743. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2744. if (newlnkctl != oldlnkctl)
  2745. pci_write_config_word(tp->pdev,
  2746. tp->pcie_cap + PCI_EXP_LNKCTL,
  2747. newlnkctl);
  2748. }
  2749. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2750. if (current_link_up)
  2751. netif_carrier_on(tp->dev);
  2752. else
  2753. netif_carrier_off(tp->dev);
  2754. tg3_link_report(tp);
  2755. }
  2756. return 0;
  2757. }
  2758. struct tg3_fiber_aneginfo {
  2759. int state;
  2760. #define ANEG_STATE_UNKNOWN 0
  2761. #define ANEG_STATE_AN_ENABLE 1
  2762. #define ANEG_STATE_RESTART_INIT 2
  2763. #define ANEG_STATE_RESTART 3
  2764. #define ANEG_STATE_DISABLE_LINK_OK 4
  2765. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2766. #define ANEG_STATE_ABILITY_DETECT 6
  2767. #define ANEG_STATE_ACK_DETECT_INIT 7
  2768. #define ANEG_STATE_ACK_DETECT 8
  2769. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2770. #define ANEG_STATE_COMPLETE_ACK 10
  2771. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2772. #define ANEG_STATE_IDLE_DETECT 12
  2773. #define ANEG_STATE_LINK_OK 13
  2774. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2775. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2776. u32 flags;
  2777. #define MR_AN_ENABLE 0x00000001
  2778. #define MR_RESTART_AN 0x00000002
  2779. #define MR_AN_COMPLETE 0x00000004
  2780. #define MR_PAGE_RX 0x00000008
  2781. #define MR_NP_LOADED 0x00000010
  2782. #define MR_TOGGLE_TX 0x00000020
  2783. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2784. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2785. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2786. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2787. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2788. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2789. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2790. #define MR_TOGGLE_RX 0x00002000
  2791. #define MR_NP_RX 0x00004000
  2792. #define MR_LINK_OK 0x80000000
  2793. unsigned long link_time, cur_time;
  2794. u32 ability_match_cfg;
  2795. int ability_match_count;
  2796. char ability_match, idle_match, ack_match;
  2797. u32 txconfig, rxconfig;
  2798. #define ANEG_CFG_NP 0x00000080
  2799. #define ANEG_CFG_ACK 0x00000040
  2800. #define ANEG_CFG_RF2 0x00000020
  2801. #define ANEG_CFG_RF1 0x00000010
  2802. #define ANEG_CFG_PS2 0x00000001
  2803. #define ANEG_CFG_PS1 0x00008000
  2804. #define ANEG_CFG_HD 0x00004000
  2805. #define ANEG_CFG_FD 0x00002000
  2806. #define ANEG_CFG_INVAL 0x00001f06
  2807. };
  2808. #define ANEG_OK 0
  2809. #define ANEG_DONE 1
  2810. #define ANEG_TIMER_ENAB 2
  2811. #define ANEG_FAILED -1
  2812. #define ANEG_STATE_SETTLE_TIME 10000
  2813. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2814. struct tg3_fiber_aneginfo *ap)
  2815. {
  2816. u16 flowctrl;
  2817. unsigned long delta;
  2818. u32 rx_cfg_reg;
  2819. int ret;
  2820. if (ap->state == ANEG_STATE_UNKNOWN) {
  2821. ap->rxconfig = 0;
  2822. ap->link_time = 0;
  2823. ap->cur_time = 0;
  2824. ap->ability_match_cfg = 0;
  2825. ap->ability_match_count = 0;
  2826. ap->ability_match = 0;
  2827. ap->idle_match = 0;
  2828. ap->ack_match = 0;
  2829. }
  2830. ap->cur_time++;
  2831. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2832. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2833. if (rx_cfg_reg != ap->ability_match_cfg) {
  2834. ap->ability_match_cfg = rx_cfg_reg;
  2835. ap->ability_match = 0;
  2836. ap->ability_match_count = 0;
  2837. } else {
  2838. if (++ap->ability_match_count > 1) {
  2839. ap->ability_match = 1;
  2840. ap->ability_match_cfg = rx_cfg_reg;
  2841. }
  2842. }
  2843. if (rx_cfg_reg & ANEG_CFG_ACK)
  2844. ap->ack_match = 1;
  2845. else
  2846. ap->ack_match = 0;
  2847. ap->idle_match = 0;
  2848. } else {
  2849. ap->idle_match = 1;
  2850. ap->ability_match_cfg = 0;
  2851. ap->ability_match_count = 0;
  2852. ap->ability_match = 0;
  2853. ap->ack_match = 0;
  2854. rx_cfg_reg = 0;
  2855. }
  2856. ap->rxconfig = rx_cfg_reg;
  2857. ret = ANEG_OK;
  2858. switch (ap->state) {
  2859. case ANEG_STATE_UNKNOWN:
  2860. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2861. ap->state = ANEG_STATE_AN_ENABLE;
  2862. /* fallthru */
  2863. case ANEG_STATE_AN_ENABLE:
  2864. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2865. if (ap->flags & MR_AN_ENABLE) {
  2866. ap->link_time = 0;
  2867. ap->cur_time = 0;
  2868. ap->ability_match_cfg = 0;
  2869. ap->ability_match_count = 0;
  2870. ap->ability_match = 0;
  2871. ap->idle_match = 0;
  2872. ap->ack_match = 0;
  2873. ap->state = ANEG_STATE_RESTART_INIT;
  2874. } else {
  2875. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2876. }
  2877. break;
  2878. case ANEG_STATE_RESTART_INIT:
  2879. ap->link_time = ap->cur_time;
  2880. ap->flags &= ~(MR_NP_LOADED);
  2881. ap->txconfig = 0;
  2882. tw32(MAC_TX_AUTO_NEG, 0);
  2883. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2884. tw32_f(MAC_MODE, tp->mac_mode);
  2885. udelay(40);
  2886. ret = ANEG_TIMER_ENAB;
  2887. ap->state = ANEG_STATE_RESTART;
  2888. /* fallthru */
  2889. case ANEG_STATE_RESTART:
  2890. delta = ap->cur_time - ap->link_time;
  2891. if (delta > ANEG_STATE_SETTLE_TIME)
  2892. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2893. else
  2894. ret = ANEG_TIMER_ENAB;
  2895. break;
  2896. case ANEG_STATE_DISABLE_LINK_OK:
  2897. ret = ANEG_DONE;
  2898. break;
  2899. case ANEG_STATE_ABILITY_DETECT_INIT:
  2900. ap->flags &= ~(MR_TOGGLE_TX);
  2901. ap->txconfig = ANEG_CFG_FD;
  2902. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2903. if (flowctrl & ADVERTISE_1000XPAUSE)
  2904. ap->txconfig |= ANEG_CFG_PS1;
  2905. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2906. ap->txconfig |= ANEG_CFG_PS2;
  2907. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2908. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2909. tw32_f(MAC_MODE, tp->mac_mode);
  2910. udelay(40);
  2911. ap->state = ANEG_STATE_ABILITY_DETECT;
  2912. break;
  2913. case ANEG_STATE_ABILITY_DETECT:
  2914. if (ap->ability_match != 0 && ap->rxconfig != 0)
  2915. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2916. break;
  2917. case ANEG_STATE_ACK_DETECT_INIT:
  2918. ap->txconfig |= ANEG_CFG_ACK;
  2919. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2920. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2921. tw32_f(MAC_MODE, tp->mac_mode);
  2922. udelay(40);
  2923. ap->state = ANEG_STATE_ACK_DETECT;
  2924. /* fallthru */
  2925. case ANEG_STATE_ACK_DETECT:
  2926. if (ap->ack_match != 0) {
  2927. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2928. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2929. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2930. } else {
  2931. ap->state = ANEG_STATE_AN_ENABLE;
  2932. }
  2933. } else if (ap->ability_match != 0 &&
  2934. ap->rxconfig == 0) {
  2935. ap->state = ANEG_STATE_AN_ENABLE;
  2936. }
  2937. break;
  2938. case ANEG_STATE_COMPLETE_ACK_INIT:
  2939. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2940. ret = ANEG_FAILED;
  2941. break;
  2942. }
  2943. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2944. MR_LP_ADV_HALF_DUPLEX |
  2945. MR_LP_ADV_SYM_PAUSE |
  2946. MR_LP_ADV_ASYM_PAUSE |
  2947. MR_LP_ADV_REMOTE_FAULT1 |
  2948. MR_LP_ADV_REMOTE_FAULT2 |
  2949. MR_LP_ADV_NEXT_PAGE |
  2950. MR_TOGGLE_RX |
  2951. MR_NP_RX);
  2952. if (ap->rxconfig & ANEG_CFG_FD)
  2953. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2954. if (ap->rxconfig & ANEG_CFG_HD)
  2955. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2956. if (ap->rxconfig & ANEG_CFG_PS1)
  2957. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2958. if (ap->rxconfig & ANEG_CFG_PS2)
  2959. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2960. if (ap->rxconfig & ANEG_CFG_RF1)
  2961. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2962. if (ap->rxconfig & ANEG_CFG_RF2)
  2963. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2964. if (ap->rxconfig & ANEG_CFG_NP)
  2965. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2966. ap->link_time = ap->cur_time;
  2967. ap->flags ^= (MR_TOGGLE_TX);
  2968. if (ap->rxconfig & 0x0008)
  2969. ap->flags |= MR_TOGGLE_RX;
  2970. if (ap->rxconfig & ANEG_CFG_NP)
  2971. ap->flags |= MR_NP_RX;
  2972. ap->flags |= MR_PAGE_RX;
  2973. ap->state = ANEG_STATE_COMPLETE_ACK;
  2974. ret = ANEG_TIMER_ENAB;
  2975. break;
  2976. case ANEG_STATE_COMPLETE_ACK:
  2977. if (ap->ability_match != 0 &&
  2978. ap->rxconfig == 0) {
  2979. ap->state = ANEG_STATE_AN_ENABLE;
  2980. break;
  2981. }
  2982. delta = ap->cur_time - ap->link_time;
  2983. if (delta > ANEG_STATE_SETTLE_TIME) {
  2984. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2985. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2986. } else {
  2987. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2988. !(ap->flags & MR_NP_RX)) {
  2989. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2990. } else {
  2991. ret = ANEG_FAILED;
  2992. }
  2993. }
  2994. }
  2995. break;
  2996. case ANEG_STATE_IDLE_DETECT_INIT:
  2997. ap->link_time = ap->cur_time;
  2998. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2999. tw32_f(MAC_MODE, tp->mac_mode);
  3000. udelay(40);
  3001. ap->state = ANEG_STATE_IDLE_DETECT;
  3002. ret = ANEG_TIMER_ENAB;
  3003. break;
  3004. case ANEG_STATE_IDLE_DETECT:
  3005. if (ap->ability_match != 0 &&
  3006. ap->rxconfig == 0) {
  3007. ap->state = ANEG_STATE_AN_ENABLE;
  3008. break;
  3009. }
  3010. delta = ap->cur_time - ap->link_time;
  3011. if (delta > ANEG_STATE_SETTLE_TIME) {
  3012. /* XXX another gem from the Broadcom driver :( */
  3013. ap->state = ANEG_STATE_LINK_OK;
  3014. }
  3015. break;
  3016. case ANEG_STATE_LINK_OK:
  3017. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3018. ret = ANEG_DONE;
  3019. break;
  3020. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3021. /* ??? unimplemented */
  3022. break;
  3023. case ANEG_STATE_NEXT_PAGE_WAIT:
  3024. /* ??? unimplemented */
  3025. break;
  3026. default:
  3027. ret = ANEG_FAILED;
  3028. break;
  3029. }
  3030. return ret;
  3031. }
  3032. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3033. {
  3034. int res = 0;
  3035. struct tg3_fiber_aneginfo aninfo;
  3036. int status = ANEG_FAILED;
  3037. unsigned int tick;
  3038. u32 tmp;
  3039. tw32_f(MAC_TX_AUTO_NEG, 0);
  3040. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3041. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3042. udelay(40);
  3043. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3044. udelay(40);
  3045. memset(&aninfo, 0, sizeof(aninfo));
  3046. aninfo.flags |= MR_AN_ENABLE;
  3047. aninfo.state = ANEG_STATE_UNKNOWN;
  3048. aninfo.cur_time = 0;
  3049. tick = 0;
  3050. while (++tick < 195000) {
  3051. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3052. if (status == ANEG_DONE || status == ANEG_FAILED)
  3053. break;
  3054. udelay(1);
  3055. }
  3056. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3057. tw32_f(MAC_MODE, tp->mac_mode);
  3058. udelay(40);
  3059. *txflags = aninfo.txconfig;
  3060. *rxflags = aninfo.flags;
  3061. if (status == ANEG_DONE &&
  3062. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3063. MR_LP_ADV_FULL_DUPLEX)))
  3064. res = 1;
  3065. return res;
  3066. }
  3067. static void tg3_init_bcm8002(struct tg3 *tp)
  3068. {
  3069. u32 mac_status = tr32(MAC_STATUS);
  3070. int i;
  3071. /* Reset when initting first time or we have a link. */
  3072. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3073. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3074. return;
  3075. /* Set PLL lock range. */
  3076. tg3_writephy(tp, 0x16, 0x8007);
  3077. /* SW reset */
  3078. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3079. /* Wait for reset to complete. */
  3080. /* XXX schedule_timeout() ... */
  3081. for (i = 0; i < 500; i++)
  3082. udelay(10);
  3083. /* Config mode; select PMA/Ch 1 regs. */
  3084. tg3_writephy(tp, 0x10, 0x8411);
  3085. /* Enable auto-lock and comdet, select txclk for tx. */
  3086. tg3_writephy(tp, 0x11, 0x0a10);
  3087. tg3_writephy(tp, 0x18, 0x00a0);
  3088. tg3_writephy(tp, 0x16, 0x41ff);
  3089. /* Assert and deassert POR. */
  3090. tg3_writephy(tp, 0x13, 0x0400);
  3091. udelay(40);
  3092. tg3_writephy(tp, 0x13, 0x0000);
  3093. tg3_writephy(tp, 0x11, 0x0a50);
  3094. udelay(40);
  3095. tg3_writephy(tp, 0x11, 0x0a10);
  3096. /* Wait for signal to stabilize */
  3097. /* XXX schedule_timeout() ... */
  3098. for (i = 0; i < 15000; i++)
  3099. udelay(10);
  3100. /* Deselect the channel register so we can read the PHYID
  3101. * later.
  3102. */
  3103. tg3_writephy(tp, 0x10, 0x8011);
  3104. }
  3105. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3106. {
  3107. u16 flowctrl;
  3108. u32 sg_dig_ctrl, sg_dig_status;
  3109. u32 serdes_cfg, expected_sg_dig_ctrl;
  3110. int workaround, port_a;
  3111. int current_link_up;
  3112. serdes_cfg = 0;
  3113. expected_sg_dig_ctrl = 0;
  3114. workaround = 0;
  3115. port_a = 1;
  3116. current_link_up = 0;
  3117. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3118. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3119. workaround = 1;
  3120. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3121. port_a = 0;
  3122. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3123. /* preserve bits 20-23 for voltage regulator */
  3124. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3125. }
  3126. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3127. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3128. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3129. if (workaround) {
  3130. u32 val = serdes_cfg;
  3131. if (port_a)
  3132. val |= 0xc010000;
  3133. else
  3134. val |= 0x4010000;
  3135. tw32_f(MAC_SERDES_CFG, val);
  3136. }
  3137. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3138. }
  3139. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3140. tg3_setup_flow_control(tp, 0, 0);
  3141. current_link_up = 1;
  3142. }
  3143. goto out;
  3144. }
  3145. /* Want auto-negotiation. */
  3146. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3147. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3148. if (flowctrl & ADVERTISE_1000XPAUSE)
  3149. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3150. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3151. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3152. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3153. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3154. tp->serdes_counter &&
  3155. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3156. MAC_STATUS_RCVD_CFG)) ==
  3157. MAC_STATUS_PCS_SYNCED)) {
  3158. tp->serdes_counter--;
  3159. current_link_up = 1;
  3160. goto out;
  3161. }
  3162. restart_autoneg:
  3163. if (workaround)
  3164. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3165. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3166. udelay(5);
  3167. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3168. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3169. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3170. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3171. MAC_STATUS_SIGNAL_DET)) {
  3172. sg_dig_status = tr32(SG_DIG_STATUS);
  3173. mac_status = tr32(MAC_STATUS);
  3174. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3175. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3176. u32 local_adv = 0, remote_adv = 0;
  3177. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3178. local_adv |= ADVERTISE_1000XPAUSE;
  3179. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3180. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3181. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3182. remote_adv |= LPA_1000XPAUSE;
  3183. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3184. remote_adv |= LPA_1000XPAUSE_ASYM;
  3185. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3186. current_link_up = 1;
  3187. tp->serdes_counter = 0;
  3188. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3189. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3190. if (tp->serdes_counter)
  3191. tp->serdes_counter--;
  3192. else {
  3193. if (workaround) {
  3194. u32 val = serdes_cfg;
  3195. if (port_a)
  3196. val |= 0xc010000;
  3197. else
  3198. val |= 0x4010000;
  3199. tw32_f(MAC_SERDES_CFG, val);
  3200. }
  3201. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3202. udelay(40);
  3203. /* Link parallel detection - link is up */
  3204. /* only if we have PCS_SYNC and not */
  3205. /* receiving config code words */
  3206. mac_status = tr32(MAC_STATUS);
  3207. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3208. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3209. tg3_setup_flow_control(tp, 0, 0);
  3210. current_link_up = 1;
  3211. tp->tg3_flags2 |=
  3212. TG3_FLG2_PARALLEL_DETECT;
  3213. tp->serdes_counter =
  3214. SERDES_PARALLEL_DET_TIMEOUT;
  3215. } else
  3216. goto restart_autoneg;
  3217. }
  3218. }
  3219. } else {
  3220. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3221. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3222. }
  3223. out:
  3224. return current_link_up;
  3225. }
  3226. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3227. {
  3228. int current_link_up = 0;
  3229. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3230. goto out;
  3231. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3232. u32 txflags, rxflags;
  3233. int i;
  3234. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3235. u32 local_adv = 0, remote_adv = 0;
  3236. if (txflags & ANEG_CFG_PS1)
  3237. local_adv |= ADVERTISE_1000XPAUSE;
  3238. if (txflags & ANEG_CFG_PS2)
  3239. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3240. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3241. remote_adv |= LPA_1000XPAUSE;
  3242. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3243. remote_adv |= LPA_1000XPAUSE_ASYM;
  3244. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3245. current_link_up = 1;
  3246. }
  3247. for (i = 0; i < 30; i++) {
  3248. udelay(20);
  3249. tw32_f(MAC_STATUS,
  3250. (MAC_STATUS_SYNC_CHANGED |
  3251. MAC_STATUS_CFG_CHANGED));
  3252. udelay(40);
  3253. if ((tr32(MAC_STATUS) &
  3254. (MAC_STATUS_SYNC_CHANGED |
  3255. MAC_STATUS_CFG_CHANGED)) == 0)
  3256. break;
  3257. }
  3258. mac_status = tr32(MAC_STATUS);
  3259. if (current_link_up == 0 &&
  3260. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3261. !(mac_status & MAC_STATUS_RCVD_CFG))
  3262. current_link_up = 1;
  3263. } else {
  3264. tg3_setup_flow_control(tp, 0, 0);
  3265. /* Forcing 1000FD link up. */
  3266. current_link_up = 1;
  3267. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3268. udelay(40);
  3269. tw32_f(MAC_MODE, tp->mac_mode);
  3270. udelay(40);
  3271. }
  3272. out:
  3273. return current_link_up;
  3274. }
  3275. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3276. {
  3277. u32 orig_pause_cfg;
  3278. u16 orig_active_speed;
  3279. u8 orig_active_duplex;
  3280. u32 mac_status;
  3281. int current_link_up;
  3282. int i;
  3283. orig_pause_cfg = tp->link_config.active_flowctrl;
  3284. orig_active_speed = tp->link_config.active_speed;
  3285. orig_active_duplex = tp->link_config.active_duplex;
  3286. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3287. netif_carrier_ok(tp->dev) &&
  3288. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3289. mac_status = tr32(MAC_STATUS);
  3290. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3291. MAC_STATUS_SIGNAL_DET |
  3292. MAC_STATUS_CFG_CHANGED |
  3293. MAC_STATUS_RCVD_CFG);
  3294. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3295. MAC_STATUS_SIGNAL_DET)) {
  3296. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3297. MAC_STATUS_CFG_CHANGED));
  3298. return 0;
  3299. }
  3300. }
  3301. tw32_f(MAC_TX_AUTO_NEG, 0);
  3302. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3303. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3304. tw32_f(MAC_MODE, tp->mac_mode);
  3305. udelay(40);
  3306. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3307. tg3_init_bcm8002(tp);
  3308. /* Enable link change event even when serdes polling. */
  3309. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3310. udelay(40);
  3311. current_link_up = 0;
  3312. mac_status = tr32(MAC_STATUS);
  3313. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3314. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3315. else
  3316. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3317. tp->napi[0].hw_status->status =
  3318. (SD_STATUS_UPDATED |
  3319. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3320. for (i = 0; i < 100; i++) {
  3321. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3322. MAC_STATUS_CFG_CHANGED));
  3323. udelay(5);
  3324. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3325. MAC_STATUS_CFG_CHANGED |
  3326. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3327. break;
  3328. }
  3329. mac_status = tr32(MAC_STATUS);
  3330. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3331. current_link_up = 0;
  3332. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3333. tp->serdes_counter == 0) {
  3334. tw32_f(MAC_MODE, (tp->mac_mode |
  3335. MAC_MODE_SEND_CONFIGS));
  3336. udelay(1);
  3337. tw32_f(MAC_MODE, tp->mac_mode);
  3338. }
  3339. }
  3340. if (current_link_up == 1) {
  3341. tp->link_config.active_speed = SPEED_1000;
  3342. tp->link_config.active_duplex = DUPLEX_FULL;
  3343. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3344. LED_CTRL_LNKLED_OVERRIDE |
  3345. LED_CTRL_1000MBPS_ON));
  3346. } else {
  3347. tp->link_config.active_speed = SPEED_INVALID;
  3348. tp->link_config.active_duplex = DUPLEX_INVALID;
  3349. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3350. LED_CTRL_LNKLED_OVERRIDE |
  3351. LED_CTRL_TRAFFIC_OVERRIDE));
  3352. }
  3353. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3354. if (current_link_up)
  3355. netif_carrier_on(tp->dev);
  3356. else
  3357. netif_carrier_off(tp->dev);
  3358. tg3_link_report(tp);
  3359. } else {
  3360. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3361. if (orig_pause_cfg != now_pause_cfg ||
  3362. orig_active_speed != tp->link_config.active_speed ||
  3363. orig_active_duplex != tp->link_config.active_duplex)
  3364. tg3_link_report(tp);
  3365. }
  3366. return 0;
  3367. }
  3368. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3369. {
  3370. int current_link_up, err = 0;
  3371. u32 bmsr, bmcr;
  3372. u16 current_speed;
  3373. u8 current_duplex;
  3374. u32 local_adv, remote_adv;
  3375. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3376. tw32_f(MAC_MODE, tp->mac_mode);
  3377. udelay(40);
  3378. tw32(MAC_EVENT, 0);
  3379. tw32_f(MAC_STATUS,
  3380. (MAC_STATUS_SYNC_CHANGED |
  3381. MAC_STATUS_CFG_CHANGED |
  3382. MAC_STATUS_MI_COMPLETION |
  3383. MAC_STATUS_LNKSTATE_CHANGED));
  3384. udelay(40);
  3385. if (force_reset)
  3386. tg3_phy_reset(tp);
  3387. current_link_up = 0;
  3388. current_speed = SPEED_INVALID;
  3389. current_duplex = DUPLEX_INVALID;
  3390. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3391. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3392. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3393. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3394. bmsr |= BMSR_LSTATUS;
  3395. else
  3396. bmsr &= ~BMSR_LSTATUS;
  3397. }
  3398. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3399. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3400. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3401. /* do nothing, just check for link up at the end */
  3402. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3403. u32 adv, new_adv;
  3404. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3405. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3406. ADVERTISE_1000XPAUSE |
  3407. ADVERTISE_1000XPSE_ASYM |
  3408. ADVERTISE_SLCT);
  3409. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3410. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3411. new_adv |= ADVERTISE_1000XHALF;
  3412. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3413. new_adv |= ADVERTISE_1000XFULL;
  3414. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3415. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3416. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3417. tg3_writephy(tp, MII_BMCR, bmcr);
  3418. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3419. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3420. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3421. return err;
  3422. }
  3423. } else {
  3424. u32 new_bmcr;
  3425. bmcr &= ~BMCR_SPEED1000;
  3426. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3427. if (tp->link_config.duplex == DUPLEX_FULL)
  3428. new_bmcr |= BMCR_FULLDPLX;
  3429. if (new_bmcr != bmcr) {
  3430. /* BMCR_SPEED1000 is a reserved bit that needs
  3431. * to be set on write.
  3432. */
  3433. new_bmcr |= BMCR_SPEED1000;
  3434. /* Force a linkdown */
  3435. if (netif_carrier_ok(tp->dev)) {
  3436. u32 adv;
  3437. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3438. adv &= ~(ADVERTISE_1000XFULL |
  3439. ADVERTISE_1000XHALF |
  3440. ADVERTISE_SLCT);
  3441. tg3_writephy(tp, MII_ADVERTISE, adv);
  3442. tg3_writephy(tp, MII_BMCR, bmcr |
  3443. BMCR_ANRESTART |
  3444. BMCR_ANENABLE);
  3445. udelay(10);
  3446. netif_carrier_off(tp->dev);
  3447. }
  3448. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3449. bmcr = new_bmcr;
  3450. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3451. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3452. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3453. ASIC_REV_5714) {
  3454. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3455. bmsr |= BMSR_LSTATUS;
  3456. else
  3457. bmsr &= ~BMSR_LSTATUS;
  3458. }
  3459. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3460. }
  3461. }
  3462. if (bmsr & BMSR_LSTATUS) {
  3463. current_speed = SPEED_1000;
  3464. current_link_up = 1;
  3465. if (bmcr & BMCR_FULLDPLX)
  3466. current_duplex = DUPLEX_FULL;
  3467. else
  3468. current_duplex = DUPLEX_HALF;
  3469. local_adv = 0;
  3470. remote_adv = 0;
  3471. if (bmcr & BMCR_ANENABLE) {
  3472. u32 common;
  3473. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3474. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3475. common = local_adv & remote_adv;
  3476. if (common & (ADVERTISE_1000XHALF |
  3477. ADVERTISE_1000XFULL)) {
  3478. if (common & ADVERTISE_1000XFULL)
  3479. current_duplex = DUPLEX_FULL;
  3480. else
  3481. current_duplex = DUPLEX_HALF;
  3482. } else {
  3483. current_link_up = 0;
  3484. }
  3485. }
  3486. }
  3487. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3488. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3489. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3490. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3491. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3492. tw32_f(MAC_MODE, tp->mac_mode);
  3493. udelay(40);
  3494. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3495. tp->link_config.active_speed = current_speed;
  3496. tp->link_config.active_duplex = current_duplex;
  3497. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3498. if (current_link_up)
  3499. netif_carrier_on(tp->dev);
  3500. else {
  3501. netif_carrier_off(tp->dev);
  3502. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3503. }
  3504. tg3_link_report(tp);
  3505. }
  3506. return err;
  3507. }
  3508. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3509. {
  3510. if (tp->serdes_counter) {
  3511. /* Give autoneg time to complete. */
  3512. tp->serdes_counter--;
  3513. return;
  3514. }
  3515. if (!netif_carrier_ok(tp->dev) &&
  3516. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3517. u32 bmcr;
  3518. tg3_readphy(tp, MII_BMCR, &bmcr);
  3519. if (bmcr & BMCR_ANENABLE) {
  3520. u32 phy1, phy2;
  3521. /* Select shadow register 0x1f */
  3522. tg3_writephy(tp, 0x1c, 0x7c00);
  3523. tg3_readphy(tp, 0x1c, &phy1);
  3524. /* Select expansion interrupt status register */
  3525. tg3_writephy(tp, 0x17, 0x0f01);
  3526. tg3_readphy(tp, 0x15, &phy2);
  3527. tg3_readphy(tp, 0x15, &phy2);
  3528. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3529. /* We have signal detect and not receiving
  3530. * config code words, link is up by parallel
  3531. * detection.
  3532. */
  3533. bmcr &= ~BMCR_ANENABLE;
  3534. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3535. tg3_writephy(tp, MII_BMCR, bmcr);
  3536. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3537. }
  3538. }
  3539. } else if (netif_carrier_ok(tp->dev) &&
  3540. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3541. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3542. u32 phy2;
  3543. /* Select expansion interrupt status register */
  3544. tg3_writephy(tp, 0x17, 0x0f01);
  3545. tg3_readphy(tp, 0x15, &phy2);
  3546. if (phy2 & 0x20) {
  3547. u32 bmcr;
  3548. /* Config code words received, turn on autoneg. */
  3549. tg3_readphy(tp, MII_BMCR, &bmcr);
  3550. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3551. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3552. }
  3553. }
  3554. }
  3555. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3556. {
  3557. int err;
  3558. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  3559. err = tg3_setup_fiber_phy(tp, force_reset);
  3560. else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  3561. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3562. else
  3563. err = tg3_setup_copper_phy(tp, force_reset);
  3564. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3565. u32 val, scale;
  3566. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3567. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3568. scale = 65;
  3569. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3570. scale = 6;
  3571. else
  3572. scale = 12;
  3573. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3574. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3575. tw32(GRC_MISC_CFG, val);
  3576. }
  3577. if (tp->link_config.active_speed == SPEED_1000 &&
  3578. tp->link_config.active_duplex == DUPLEX_HALF)
  3579. tw32(MAC_TX_LENGTHS,
  3580. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3581. (6 << TX_LENGTHS_IPG_SHIFT) |
  3582. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3583. else
  3584. tw32(MAC_TX_LENGTHS,
  3585. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3586. (6 << TX_LENGTHS_IPG_SHIFT) |
  3587. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3588. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3589. if (netif_carrier_ok(tp->dev)) {
  3590. tw32(HOSTCC_STAT_COAL_TICKS,
  3591. tp->coal.stats_block_coalesce_usecs);
  3592. } else {
  3593. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3594. }
  3595. }
  3596. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3597. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3598. if (!netif_carrier_ok(tp->dev))
  3599. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3600. tp->pwrmgmt_thresh;
  3601. else
  3602. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3603. tw32(PCIE_PWR_MGMT_THRESH, val);
  3604. }
  3605. return err;
  3606. }
  3607. /* This is called whenever we suspect that the system chipset is re-
  3608. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3609. * is bogus tx completions. We try to recover by setting the
  3610. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3611. * in the workqueue.
  3612. */
  3613. static void tg3_tx_recover(struct tg3 *tp)
  3614. {
  3615. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3616. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3617. netdev_warn(tp->dev,
  3618. "The system may be re-ordering memory-mapped I/O "
  3619. "cycles to the network device, attempting to recover. "
  3620. "Please report the problem to the driver maintainer "
  3621. "and include system chipset information.\n");
  3622. spin_lock(&tp->lock);
  3623. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3624. spin_unlock(&tp->lock);
  3625. }
  3626. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3627. {
  3628. smp_mb();
  3629. return tnapi->tx_pending -
  3630. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3631. }
  3632. /* Tigon3 never reports partial packet sends. So we do not
  3633. * need special logic to handle SKBs that have not had all
  3634. * of their frags sent yet, like SunGEM does.
  3635. */
  3636. static void tg3_tx(struct tg3_napi *tnapi)
  3637. {
  3638. struct tg3 *tp = tnapi->tp;
  3639. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3640. u32 sw_idx = tnapi->tx_cons;
  3641. struct netdev_queue *txq;
  3642. int index = tnapi - tp->napi;
  3643. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3644. index--;
  3645. txq = netdev_get_tx_queue(tp->dev, index);
  3646. while (sw_idx != hw_idx) {
  3647. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3648. struct sk_buff *skb = ri->skb;
  3649. int i, tx_bug = 0;
  3650. if (unlikely(skb == NULL)) {
  3651. tg3_tx_recover(tp);
  3652. return;
  3653. }
  3654. pci_unmap_single(tp->pdev,
  3655. pci_unmap_addr(ri, mapping),
  3656. skb_headlen(skb),
  3657. PCI_DMA_TODEVICE);
  3658. ri->skb = NULL;
  3659. sw_idx = NEXT_TX(sw_idx);
  3660. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3661. ri = &tnapi->tx_buffers[sw_idx];
  3662. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3663. tx_bug = 1;
  3664. pci_unmap_page(tp->pdev,
  3665. pci_unmap_addr(ri, mapping),
  3666. skb_shinfo(skb)->frags[i].size,
  3667. PCI_DMA_TODEVICE);
  3668. sw_idx = NEXT_TX(sw_idx);
  3669. }
  3670. dev_kfree_skb(skb);
  3671. if (unlikely(tx_bug)) {
  3672. tg3_tx_recover(tp);
  3673. return;
  3674. }
  3675. }
  3676. tnapi->tx_cons = sw_idx;
  3677. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3678. * before checking for netif_queue_stopped(). Without the
  3679. * memory barrier, there is a small possibility that tg3_start_xmit()
  3680. * will miss it and cause the queue to be stopped forever.
  3681. */
  3682. smp_mb();
  3683. if (unlikely(netif_tx_queue_stopped(txq) &&
  3684. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3685. __netif_tx_lock(txq, smp_processor_id());
  3686. if (netif_tx_queue_stopped(txq) &&
  3687. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3688. netif_tx_wake_queue(txq);
  3689. __netif_tx_unlock(txq);
  3690. }
  3691. }
  3692. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3693. {
  3694. if (!ri->skb)
  3695. return;
  3696. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3697. map_sz, PCI_DMA_FROMDEVICE);
  3698. dev_kfree_skb_any(ri->skb);
  3699. ri->skb = NULL;
  3700. }
  3701. /* Returns size of skb allocated or < 0 on error.
  3702. *
  3703. * We only need to fill in the address because the other members
  3704. * of the RX descriptor are invariant, see tg3_init_rings.
  3705. *
  3706. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3707. * posting buffers we only dirty the first cache line of the RX
  3708. * descriptor (containing the address). Whereas for the RX status
  3709. * buffers the cpu only reads the last cacheline of the RX descriptor
  3710. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3711. */
  3712. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3713. u32 opaque_key, u32 dest_idx_unmasked)
  3714. {
  3715. struct tg3_rx_buffer_desc *desc;
  3716. struct ring_info *map, *src_map;
  3717. struct sk_buff *skb;
  3718. dma_addr_t mapping;
  3719. int skb_size, dest_idx;
  3720. src_map = NULL;
  3721. switch (opaque_key) {
  3722. case RXD_OPAQUE_RING_STD:
  3723. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3724. desc = &tpr->rx_std[dest_idx];
  3725. map = &tpr->rx_std_buffers[dest_idx];
  3726. skb_size = tp->rx_pkt_map_sz;
  3727. break;
  3728. case RXD_OPAQUE_RING_JUMBO:
  3729. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3730. desc = &tpr->rx_jmb[dest_idx].std;
  3731. map = &tpr->rx_jmb_buffers[dest_idx];
  3732. skb_size = TG3_RX_JMB_MAP_SZ;
  3733. break;
  3734. default:
  3735. return -EINVAL;
  3736. }
  3737. /* Do not overwrite any of the map or rp information
  3738. * until we are sure we can commit to a new buffer.
  3739. *
  3740. * Callers depend upon this behavior and assume that
  3741. * we leave everything unchanged if we fail.
  3742. */
  3743. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3744. if (skb == NULL)
  3745. return -ENOMEM;
  3746. skb_reserve(skb, tp->rx_offset);
  3747. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3748. PCI_DMA_FROMDEVICE);
  3749. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3750. dev_kfree_skb(skb);
  3751. return -EIO;
  3752. }
  3753. map->skb = skb;
  3754. pci_unmap_addr_set(map, mapping, mapping);
  3755. desc->addr_hi = ((u64)mapping >> 32);
  3756. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3757. return skb_size;
  3758. }
  3759. /* We only need to move over in the address because the other
  3760. * members of the RX descriptor are invariant. See notes above
  3761. * tg3_alloc_rx_skb for full details.
  3762. */
  3763. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3764. struct tg3_rx_prodring_set *dpr,
  3765. u32 opaque_key, int src_idx,
  3766. u32 dest_idx_unmasked)
  3767. {
  3768. struct tg3 *tp = tnapi->tp;
  3769. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3770. struct ring_info *src_map, *dest_map;
  3771. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3772. int dest_idx;
  3773. switch (opaque_key) {
  3774. case RXD_OPAQUE_RING_STD:
  3775. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3776. dest_desc = &dpr->rx_std[dest_idx];
  3777. dest_map = &dpr->rx_std_buffers[dest_idx];
  3778. src_desc = &spr->rx_std[src_idx];
  3779. src_map = &spr->rx_std_buffers[src_idx];
  3780. break;
  3781. case RXD_OPAQUE_RING_JUMBO:
  3782. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3783. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3784. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3785. src_desc = &spr->rx_jmb[src_idx].std;
  3786. src_map = &spr->rx_jmb_buffers[src_idx];
  3787. break;
  3788. default:
  3789. return;
  3790. }
  3791. dest_map->skb = src_map->skb;
  3792. pci_unmap_addr_set(dest_map, mapping,
  3793. pci_unmap_addr(src_map, mapping));
  3794. dest_desc->addr_hi = src_desc->addr_hi;
  3795. dest_desc->addr_lo = src_desc->addr_lo;
  3796. /* Ensure that the update to the skb happens after the physical
  3797. * addresses have been transferred to the new BD location.
  3798. */
  3799. smp_wmb();
  3800. src_map->skb = NULL;
  3801. }
  3802. /* The RX ring scheme is composed of multiple rings which post fresh
  3803. * buffers to the chip, and one special ring the chip uses to report
  3804. * status back to the host.
  3805. *
  3806. * The special ring reports the status of received packets to the
  3807. * host. The chip does not write into the original descriptor the
  3808. * RX buffer was obtained from. The chip simply takes the original
  3809. * descriptor as provided by the host, updates the status and length
  3810. * field, then writes this into the next status ring entry.
  3811. *
  3812. * Each ring the host uses to post buffers to the chip is described
  3813. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3814. * it is first placed into the on-chip ram. When the packet's length
  3815. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3816. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3817. * which is within the range of the new packet's length is chosen.
  3818. *
  3819. * The "separate ring for rx status" scheme may sound queer, but it makes
  3820. * sense from a cache coherency perspective. If only the host writes
  3821. * to the buffer post rings, and only the chip writes to the rx status
  3822. * rings, then cache lines never move beyond shared-modified state.
  3823. * If both the host and chip were to write into the same ring, cache line
  3824. * eviction could occur since both entities want it in an exclusive state.
  3825. */
  3826. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3827. {
  3828. struct tg3 *tp = tnapi->tp;
  3829. u32 work_mask, rx_std_posted = 0;
  3830. u32 std_prod_idx, jmb_prod_idx;
  3831. u32 sw_idx = tnapi->rx_rcb_ptr;
  3832. u16 hw_idx;
  3833. int received;
  3834. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3835. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3836. /*
  3837. * We need to order the read of hw_idx and the read of
  3838. * the opaque cookie.
  3839. */
  3840. rmb();
  3841. work_mask = 0;
  3842. received = 0;
  3843. std_prod_idx = tpr->rx_std_prod_idx;
  3844. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3845. while (sw_idx != hw_idx && budget > 0) {
  3846. struct ring_info *ri;
  3847. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3848. unsigned int len;
  3849. struct sk_buff *skb;
  3850. dma_addr_t dma_addr;
  3851. u32 opaque_key, desc_idx, *post_ptr;
  3852. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3853. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3854. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3855. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3856. dma_addr = pci_unmap_addr(ri, mapping);
  3857. skb = ri->skb;
  3858. post_ptr = &std_prod_idx;
  3859. rx_std_posted++;
  3860. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3861. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3862. dma_addr = pci_unmap_addr(ri, mapping);
  3863. skb = ri->skb;
  3864. post_ptr = &jmb_prod_idx;
  3865. } else
  3866. goto next_pkt_nopost;
  3867. work_mask |= opaque_key;
  3868. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3869. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3870. drop_it:
  3871. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3872. desc_idx, *post_ptr);
  3873. drop_it_no_recycle:
  3874. /* Other statistics kept track of by card. */
  3875. tp->net_stats.rx_dropped++;
  3876. goto next_pkt;
  3877. }
  3878. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3879. ETH_FCS_LEN;
  3880. if (len > RX_COPY_THRESHOLD &&
  3881. tp->rx_offset == NET_IP_ALIGN) {
  3882. /* rx_offset will likely not equal NET_IP_ALIGN
  3883. * if this is a 5701 card running in PCI-X mode
  3884. * [see tg3_get_invariants()]
  3885. */
  3886. int skb_size;
  3887. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3888. *post_ptr);
  3889. if (skb_size < 0)
  3890. goto drop_it;
  3891. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3892. PCI_DMA_FROMDEVICE);
  3893. /* Ensure that the update to the skb happens
  3894. * after the usage of the old DMA mapping.
  3895. */
  3896. smp_wmb();
  3897. ri->skb = NULL;
  3898. skb_put(skb, len);
  3899. } else {
  3900. struct sk_buff *copy_skb;
  3901. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3902. desc_idx, *post_ptr);
  3903. copy_skb = netdev_alloc_skb(tp->dev,
  3904. len + TG3_RAW_IP_ALIGN);
  3905. if (copy_skb == NULL)
  3906. goto drop_it_no_recycle;
  3907. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3908. skb_put(copy_skb, len);
  3909. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3910. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3911. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3912. /* We'll reuse the original ring buffer. */
  3913. skb = copy_skb;
  3914. }
  3915. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3916. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3917. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3918. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3919. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3920. else
  3921. skb->ip_summed = CHECKSUM_NONE;
  3922. skb->protocol = eth_type_trans(skb, tp->dev);
  3923. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3924. skb->protocol != htons(ETH_P_8021Q)) {
  3925. dev_kfree_skb(skb);
  3926. goto next_pkt;
  3927. }
  3928. #if TG3_VLAN_TAG_USED
  3929. if (tp->vlgrp != NULL &&
  3930. desc->type_flags & RXD_FLAG_VLAN) {
  3931. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3932. desc->err_vlan & RXD_VLAN_MASK, skb);
  3933. } else
  3934. #endif
  3935. napi_gro_receive(&tnapi->napi, skb);
  3936. received++;
  3937. budget--;
  3938. next_pkt:
  3939. (*post_ptr)++;
  3940. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3941. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3942. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3943. tpr->rx_std_prod_idx);
  3944. work_mask &= ~RXD_OPAQUE_RING_STD;
  3945. rx_std_posted = 0;
  3946. }
  3947. next_pkt_nopost:
  3948. sw_idx++;
  3949. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3950. /* Refresh hw_idx to see if there is new work */
  3951. if (sw_idx == hw_idx) {
  3952. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3953. rmb();
  3954. }
  3955. }
  3956. /* ACK the status ring. */
  3957. tnapi->rx_rcb_ptr = sw_idx;
  3958. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3959. /* Refill RX ring(s). */
  3960. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  3961. if (work_mask & RXD_OPAQUE_RING_STD) {
  3962. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3963. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3964. tpr->rx_std_prod_idx);
  3965. }
  3966. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3967. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3968. TG3_RX_JUMBO_RING_SIZE;
  3969. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3970. tpr->rx_jmb_prod_idx);
  3971. }
  3972. mmiowb();
  3973. } else if (work_mask) {
  3974. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3975. * updated before the producer indices can be updated.
  3976. */
  3977. smp_wmb();
  3978. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3979. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3980. if (tnapi != &tp->napi[1])
  3981. napi_schedule(&tp->napi[1].napi);
  3982. }
  3983. return received;
  3984. }
  3985. static void tg3_poll_link(struct tg3 *tp)
  3986. {
  3987. /* handle link change and other phy events */
  3988. if (!(tp->tg3_flags &
  3989. (TG3_FLAG_USE_LINKCHG_REG |
  3990. TG3_FLAG_POLL_SERDES))) {
  3991. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  3992. if (sblk->status & SD_STATUS_LINK_CHG) {
  3993. sblk->status = SD_STATUS_UPDATED |
  3994. (sblk->status & ~SD_STATUS_LINK_CHG);
  3995. spin_lock(&tp->lock);
  3996. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3997. tw32_f(MAC_STATUS,
  3998. (MAC_STATUS_SYNC_CHANGED |
  3999. MAC_STATUS_CFG_CHANGED |
  4000. MAC_STATUS_MI_COMPLETION |
  4001. MAC_STATUS_LNKSTATE_CHANGED));
  4002. udelay(40);
  4003. } else
  4004. tg3_setup_phy(tp, 0);
  4005. spin_unlock(&tp->lock);
  4006. }
  4007. }
  4008. }
  4009. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4010. struct tg3_rx_prodring_set *dpr,
  4011. struct tg3_rx_prodring_set *spr)
  4012. {
  4013. u32 si, di, cpycnt, src_prod_idx;
  4014. int i, err = 0;
  4015. while (1) {
  4016. src_prod_idx = spr->rx_std_prod_idx;
  4017. /* Make sure updates to the rx_std_buffers[] entries and the
  4018. * standard producer index are seen in the correct order.
  4019. */
  4020. smp_rmb();
  4021. if (spr->rx_std_cons_idx == src_prod_idx)
  4022. break;
  4023. if (spr->rx_std_cons_idx < src_prod_idx)
  4024. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4025. else
  4026. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4027. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4028. si = spr->rx_std_cons_idx;
  4029. di = dpr->rx_std_prod_idx;
  4030. for (i = di; i < di + cpycnt; i++) {
  4031. if (dpr->rx_std_buffers[i].skb) {
  4032. cpycnt = i - di;
  4033. err = -ENOSPC;
  4034. break;
  4035. }
  4036. }
  4037. if (!cpycnt)
  4038. break;
  4039. /* Ensure that updates to the rx_std_buffers ring and the
  4040. * shadowed hardware producer ring from tg3_recycle_skb() are
  4041. * ordered correctly WRT the skb check above.
  4042. */
  4043. smp_rmb();
  4044. memcpy(&dpr->rx_std_buffers[di],
  4045. &spr->rx_std_buffers[si],
  4046. cpycnt * sizeof(struct ring_info));
  4047. for (i = 0; i < cpycnt; i++, di++, si++) {
  4048. struct tg3_rx_buffer_desc *sbd, *dbd;
  4049. sbd = &spr->rx_std[si];
  4050. dbd = &dpr->rx_std[di];
  4051. dbd->addr_hi = sbd->addr_hi;
  4052. dbd->addr_lo = sbd->addr_lo;
  4053. }
  4054. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4055. TG3_RX_RING_SIZE;
  4056. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4057. TG3_RX_RING_SIZE;
  4058. }
  4059. while (1) {
  4060. src_prod_idx = spr->rx_jmb_prod_idx;
  4061. /* Make sure updates to the rx_jmb_buffers[] entries and
  4062. * the jumbo producer index are seen in the correct order.
  4063. */
  4064. smp_rmb();
  4065. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4066. break;
  4067. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4068. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4069. else
  4070. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4071. cpycnt = min(cpycnt,
  4072. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4073. si = spr->rx_jmb_cons_idx;
  4074. di = dpr->rx_jmb_prod_idx;
  4075. for (i = di; i < di + cpycnt; i++) {
  4076. if (dpr->rx_jmb_buffers[i].skb) {
  4077. cpycnt = i - di;
  4078. err = -ENOSPC;
  4079. break;
  4080. }
  4081. }
  4082. if (!cpycnt)
  4083. break;
  4084. /* Ensure that updates to the rx_jmb_buffers ring and the
  4085. * shadowed hardware producer ring from tg3_recycle_skb() are
  4086. * ordered correctly WRT the skb check above.
  4087. */
  4088. smp_rmb();
  4089. memcpy(&dpr->rx_jmb_buffers[di],
  4090. &spr->rx_jmb_buffers[si],
  4091. cpycnt * sizeof(struct ring_info));
  4092. for (i = 0; i < cpycnt; i++, di++, si++) {
  4093. struct tg3_rx_buffer_desc *sbd, *dbd;
  4094. sbd = &spr->rx_jmb[si].std;
  4095. dbd = &dpr->rx_jmb[di].std;
  4096. dbd->addr_hi = sbd->addr_hi;
  4097. dbd->addr_lo = sbd->addr_lo;
  4098. }
  4099. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4100. TG3_RX_JUMBO_RING_SIZE;
  4101. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4102. TG3_RX_JUMBO_RING_SIZE;
  4103. }
  4104. return err;
  4105. }
  4106. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4107. {
  4108. struct tg3 *tp = tnapi->tp;
  4109. /* run TX completion thread */
  4110. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4111. tg3_tx(tnapi);
  4112. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4113. return work_done;
  4114. }
  4115. /* run RX thread, within the bounds set by NAPI.
  4116. * All RX "locking" is done by ensuring outside
  4117. * code synchronizes with tg3->napi.poll()
  4118. */
  4119. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4120. work_done += tg3_rx(tnapi, budget - work_done);
  4121. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4122. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4123. int i, err = 0;
  4124. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4125. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4126. for (i = 1; i < tp->irq_cnt; i++)
  4127. err |= tg3_rx_prodring_xfer(tp, dpr,
  4128. tp->napi[i].prodring);
  4129. wmb();
  4130. if (std_prod_idx != dpr->rx_std_prod_idx)
  4131. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4132. dpr->rx_std_prod_idx);
  4133. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4134. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4135. dpr->rx_jmb_prod_idx);
  4136. mmiowb();
  4137. if (err)
  4138. tw32_f(HOSTCC_MODE, tp->coal_now);
  4139. }
  4140. return work_done;
  4141. }
  4142. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4143. {
  4144. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4145. struct tg3 *tp = tnapi->tp;
  4146. int work_done = 0;
  4147. struct tg3_hw_status *sblk = tnapi->hw_status;
  4148. while (1) {
  4149. work_done = tg3_poll_work(tnapi, work_done, budget);
  4150. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4151. goto tx_recovery;
  4152. if (unlikely(work_done >= budget))
  4153. break;
  4154. /* tp->last_tag is used in tg3_int_reenable() below
  4155. * to tell the hw how much work has been processed,
  4156. * so we must read it before checking for more work.
  4157. */
  4158. tnapi->last_tag = sblk->status_tag;
  4159. tnapi->last_irq_tag = tnapi->last_tag;
  4160. rmb();
  4161. /* check for RX/TX work to do */
  4162. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4163. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4164. napi_complete(napi);
  4165. /* Reenable interrupts. */
  4166. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4167. mmiowb();
  4168. break;
  4169. }
  4170. }
  4171. return work_done;
  4172. tx_recovery:
  4173. /* work_done is guaranteed to be less than budget. */
  4174. napi_complete(napi);
  4175. schedule_work(&tp->reset_task);
  4176. return work_done;
  4177. }
  4178. static int tg3_poll(struct napi_struct *napi, int budget)
  4179. {
  4180. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4181. struct tg3 *tp = tnapi->tp;
  4182. int work_done = 0;
  4183. struct tg3_hw_status *sblk = tnapi->hw_status;
  4184. while (1) {
  4185. tg3_poll_link(tp);
  4186. work_done = tg3_poll_work(tnapi, work_done, budget);
  4187. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4188. goto tx_recovery;
  4189. if (unlikely(work_done >= budget))
  4190. break;
  4191. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4192. /* tp->last_tag is used in tg3_int_reenable() below
  4193. * to tell the hw how much work has been processed,
  4194. * so we must read it before checking for more work.
  4195. */
  4196. tnapi->last_tag = sblk->status_tag;
  4197. tnapi->last_irq_tag = tnapi->last_tag;
  4198. rmb();
  4199. } else
  4200. sblk->status &= ~SD_STATUS_UPDATED;
  4201. if (likely(!tg3_has_work(tnapi))) {
  4202. napi_complete(napi);
  4203. tg3_int_reenable(tnapi);
  4204. break;
  4205. }
  4206. }
  4207. return work_done;
  4208. tx_recovery:
  4209. /* work_done is guaranteed to be less than budget. */
  4210. napi_complete(napi);
  4211. schedule_work(&tp->reset_task);
  4212. return work_done;
  4213. }
  4214. static void tg3_irq_quiesce(struct tg3 *tp)
  4215. {
  4216. int i;
  4217. BUG_ON(tp->irq_sync);
  4218. tp->irq_sync = 1;
  4219. smp_mb();
  4220. for (i = 0; i < tp->irq_cnt; i++)
  4221. synchronize_irq(tp->napi[i].irq_vec);
  4222. }
  4223. static inline int tg3_irq_sync(struct tg3 *tp)
  4224. {
  4225. return tp->irq_sync;
  4226. }
  4227. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4228. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4229. * with as well. Most of the time, this is not necessary except when
  4230. * shutting down the device.
  4231. */
  4232. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4233. {
  4234. spin_lock_bh(&tp->lock);
  4235. if (irq_sync)
  4236. tg3_irq_quiesce(tp);
  4237. }
  4238. static inline void tg3_full_unlock(struct tg3 *tp)
  4239. {
  4240. spin_unlock_bh(&tp->lock);
  4241. }
  4242. /* One-shot MSI handler - Chip automatically disables interrupt
  4243. * after sending MSI so driver doesn't have to do it.
  4244. */
  4245. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4246. {
  4247. struct tg3_napi *tnapi = dev_id;
  4248. struct tg3 *tp = tnapi->tp;
  4249. prefetch(tnapi->hw_status);
  4250. if (tnapi->rx_rcb)
  4251. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4252. if (likely(!tg3_irq_sync(tp)))
  4253. napi_schedule(&tnapi->napi);
  4254. return IRQ_HANDLED;
  4255. }
  4256. /* MSI ISR - No need to check for interrupt sharing and no need to
  4257. * flush status block and interrupt mailbox. PCI ordering rules
  4258. * guarantee that MSI will arrive after the status block.
  4259. */
  4260. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4261. {
  4262. struct tg3_napi *tnapi = dev_id;
  4263. struct tg3 *tp = tnapi->tp;
  4264. prefetch(tnapi->hw_status);
  4265. if (tnapi->rx_rcb)
  4266. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4267. /*
  4268. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4269. * chip-internal interrupt pending events.
  4270. * Writing non-zero to intr-mbox-0 additional tells the
  4271. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4272. * event coalescing.
  4273. */
  4274. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4275. if (likely(!tg3_irq_sync(tp)))
  4276. napi_schedule(&tnapi->napi);
  4277. return IRQ_RETVAL(1);
  4278. }
  4279. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4280. {
  4281. struct tg3_napi *tnapi = dev_id;
  4282. struct tg3 *tp = tnapi->tp;
  4283. struct tg3_hw_status *sblk = tnapi->hw_status;
  4284. unsigned int handled = 1;
  4285. /* In INTx mode, it is possible for the interrupt to arrive at
  4286. * the CPU before the status block posted prior to the interrupt.
  4287. * Reading the PCI State register will confirm whether the
  4288. * interrupt is ours and will flush the status block.
  4289. */
  4290. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4291. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4292. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4293. handled = 0;
  4294. goto out;
  4295. }
  4296. }
  4297. /*
  4298. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4299. * chip-internal interrupt pending events.
  4300. * Writing non-zero to intr-mbox-0 additional tells the
  4301. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4302. * event coalescing.
  4303. *
  4304. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4305. * spurious interrupts. The flush impacts performance but
  4306. * excessive spurious interrupts can be worse in some cases.
  4307. */
  4308. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4309. if (tg3_irq_sync(tp))
  4310. goto out;
  4311. sblk->status &= ~SD_STATUS_UPDATED;
  4312. if (likely(tg3_has_work(tnapi))) {
  4313. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4314. napi_schedule(&tnapi->napi);
  4315. } else {
  4316. /* No work, shared interrupt perhaps? re-enable
  4317. * interrupts, and flush that PCI write
  4318. */
  4319. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4320. 0x00000000);
  4321. }
  4322. out:
  4323. return IRQ_RETVAL(handled);
  4324. }
  4325. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4326. {
  4327. struct tg3_napi *tnapi = dev_id;
  4328. struct tg3 *tp = tnapi->tp;
  4329. struct tg3_hw_status *sblk = tnapi->hw_status;
  4330. unsigned int handled = 1;
  4331. /* In INTx mode, it is possible for the interrupt to arrive at
  4332. * the CPU before the status block posted prior to the interrupt.
  4333. * Reading the PCI State register will confirm whether the
  4334. * interrupt is ours and will flush the status block.
  4335. */
  4336. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4337. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4338. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4339. handled = 0;
  4340. goto out;
  4341. }
  4342. }
  4343. /*
  4344. * writing any value to intr-mbox-0 clears PCI INTA# and
  4345. * chip-internal interrupt pending events.
  4346. * writing non-zero to intr-mbox-0 additional tells the
  4347. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4348. * event coalescing.
  4349. *
  4350. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4351. * spurious interrupts. The flush impacts performance but
  4352. * excessive spurious interrupts can be worse in some cases.
  4353. */
  4354. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4355. /*
  4356. * In a shared interrupt configuration, sometimes other devices'
  4357. * interrupts will scream. We record the current status tag here
  4358. * so that the above check can report that the screaming interrupts
  4359. * are unhandled. Eventually they will be silenced.
  4360. */
  4361. tnapi->last_irq_tag = sblk->status_tag;
  4362. if (tg3_irq_sync(tp))
  4363. goto out;
  4364. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4365. napi_schedule(&tnapi->napi);
  4366. out:
  4367. return IRQ_RETVAL(handled);
  4368. }
  4369. /* ISR for interrupt test */
  4370. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4371. {
  4372. struct tg3_napi *tnapi = dev_id;
  4373. struct tg3 *tp = tnapi->tp;
  4374. struct tg3_hw_status *sblk = tnapi->hw_status;
  4375. if ((sblk->status & SD_STATUS_UPDATED) ||
  4376. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4377. tg3_disable_ints(tp);
  4378. return IRQ_RETVAL(1);
  4379. }
  4380. return IRQ_RETVAL(0);
  4381. }
  4382. static int tg3_init_hw(struct tg3 *, int);
  4383. static int tg3_halt(struct tg3 *, int, int);
  4384. /* Restart hardware after configuration changes, self-test, etc.
  4385. * Invoked with tp->lock held.
  4386. */
  4387. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4388. __releases(tp->lock)
  4389. __acquires(tp->lock)
  4390. {
  4391. int err;
  4392. err = tg3_init_hw(tp, reset_phy);
  4393. if (err) {
  4394. netdev_err(tp->dev,
  4395. "Failed to re-initialize device, aborting\n");
  4396. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4397. tg3_full_unlock(tp);
  4398. del_timer_sync(&tp->timer);
  4399. tp->irq_sync = 0;
  4400. tg3_napi_enable(tp);
  4401. dev_close(tp->dev);
  4402. tg3_full_lock(tp, 0);
  4403. }
  4404. return err;
  4405. }
  4406. #ifdef CONFIG_NET_POLL_CONTROLLER
  4407. static void tg3_poll_controller(struct net_device *dev)
  4408. {
  4409. int i;
  4410. struct tg3 *tp = netdev_priv(dev);
  4411. for (i = 0; i < tp->irq_cnt; i++)
  4412. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4413. }
  4414. #endif
  4415. static void tg3_reset_task(struct work_struct *work)
  4416. {
  4417. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4418. int err;
  4419. unsigned int restart_timer;
  4420. tg3_full_lock(tp, 0);
  4421. if (!netif_running(tp->dev)) {
  4422. tg3_full_unlock(tp);
  4423. return;
  4424. }
  4425. tg3_full_unlock(tp);
  4426. tg3_phy_stop(tp);
  4427. tg3_netif_stop(tp);
  4428. tg3_full_lock(tp, 1);
  4429. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4430. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4431. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4432. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4433. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4434. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4435. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4436. }
  4437. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4438. err = tg3_init_hw(tp, 1);
  4439. if (err)
  4440. goto out;
  4441. tg3_netif_start(tp);
  4442. if (restart_timer)
  4443. mod_timer(&tp->timer, jiffies + 1);
  4444. out:
  4445. tg3_full_unlock(tp);
  4446. if (!err)
  4447. tg3_phy_start(tp);
  4448. }
  4449. static void tg3_dump_short_state(struct tg3 *tp)
  4450. {
  4451. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4452. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4453. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4454. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4455. }
  4456. static void tg3_tx_timeout(struct net_device *dev)
  4457. {
  4458. struct tg3 *tp = netdev_priv(dev);
  4459. if (netif_msg_tx_err(tp)) {
  4460. netdev_err(dev, "transmit timed out, resetting\n");
  4461. tg3_dump_short_state(tp);
  4462. }
  4463. schedule_work(&tp->reset_task);
  4464. }
  4465. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4466. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4467. {
  4468. u32 base = (u32) mapping & 0xffffffff;
  4469. return ((base > 0xffffdcc0) &&
  4470. (base + len + 8 < base));
  4471. }
  4472. /* Test for DMA addresses > 40-bit */
  4473. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4474. int len)
  4475. {
  4476. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4477. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4478. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4479. return 0;
  4480. #else
  4481. return 0;
  4482. #endif
  4483. }
  4484. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4485. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4486. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4487. struct sk_buff *skb, u32 last_plus_one,
  4488. u32 *start, u32 base_flags, u32 mss)
  4489. {
  4490. struct tg3 *tp = tnapi->tp;
  4491. struct sk_buff *new_skb;
  4492. dma_addr_t new_addr = 0;
  4493. u32 entry = *start;
  4494. int i, ret = 0;
  4495. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4496. new_skb = skb_copy(skb, GFP_ATOMIC);
  4497. else {
  4498. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4499. new_skb = skb_copy_expand(skb,
  4500. skb_headroom(skb) + more_headroom,
  4501. skb_tailroom(skb), GFP_ATOMIC);
  4502. }
  4503. if (!new_skb) {
  4504. ret = -1;
  4505. } else {
  4506. /* New SKB is guaranteed to be linear. */
  4507. entry = *start;
  4508. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4509. PCI_DMA_TODEVICE);
  4510. /* Make sure the mapping succeeded */
  4511. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4512. ret = -1;
  4513. dev_kfree_skb(new_skb);
  4514. new_skb = NULL;
  4515. /* Make sure new skb does not cross any 4G boundaries.
  4516. * Drop the packet if it does.
  4517. */
  4518. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4519. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4520. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4521. PCI_DMA_TODEVICE);
  4522. ret = -1;
  4523. dev_kfree_skb(new_skb);
  4524. new_skb = NULL;
  4525. } else {
  4526. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4527. base_flags, 1 | (mss << 1));
  4528. *start = NEXT_TX(entry);
  4529. }
  4530. }
  4531. /* Now clean up the sw ring entries. */
  4532. i = 0;
  4533. while (entry != last_plus_one) {
  4534. int len;
  4535. if (i == 0)
  4536. len = skb_headlen(skb);
  4537. else
  4538. len = skb_shinfo(skb)->frags[i-1].size;
  4539. pci_unmap_single(tp->pdev,
  4540. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4541. mapping),
  4542. len, PCI_DMA_TODEVICE);
  4543. if (i == 0) {
  4544. tnapi->tx_buffers[entry].skb = new_skb;
  4545. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4546. new_addr);
  4547. } else {
  4548. tnapi->tx_buffers[entry].skb = NULL;
  4549. }
  4550. entry = NEXT_TX(entry);
  4551. i++;
  4552. }
  4553. dev_kfree_skb(skb);
  4554. return ret;
  4555. }
  4556. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4557. dma_addr_t mapping, int len, u32 flags,
  4558. u32 mss_and_is_end)
  4559. {
  4560. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4561. int is_end = (mss_and_is_end & 0x1);
  4562. u32 mss = (mss_and_is_end >> 1);
  4563. u32 vlan_tag = 0;
  4564. if (is_end)
  4565. flags |= TXD_FLAG_END;
  4566. if (flags & TXD_FLAG_VLAN) {
  4567. vlan_tag = flags >> 16;
  4568. flags &= 0xffff;
  4569. }
  4570. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4571. txd->addr_hi = ((u64) mapping >> 32);
  4572. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4573. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4574. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4575. }
  4576. /* hard_start_xmit for devices that don't have any bugs and
  4577. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4578. */
  4579. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4580. struct net_device *dev)
  4581. {
  4582. struct tg3 *tp = netdev_priv(dev);
  4583. u32 len, entry, base_flags, mss;
  4584. dma_addr_t mapping;
  4585. struct tg3_napi *tnapi;
  4586. struct netdev_queue *txq;
  4587. unsigned int i, last;
  4588. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4589. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4590. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4591. tnapi++;
  4592. /* We are running in BH disabled context with netif_tx_lock
  4593. * and TX reclaim runs via tp->napi.poll inside of a software
  4594. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4595. * no IRQ context deadlocks to worry about either. Rejoice!
  4596. */
  4597. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4598. if (!netif_tx_queue_stopped(txq)) {
  4599. netif_tx_stop_queue(txq);
  4600. /* This is a hard error, log it. */
  4601. netdev_err(dev,
  4602. "BUG! Tx Ring full when queue awake!\n");
  4603. }
  4604. return NETDEV_TX_BUSY;
  4605. }
  4606. entry = tnapi->tx_prod;
  4607. base_flags = 0;
  4608. mss = 0;
  4609. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4610. int tcp_opt_len, ip_tcp_len;
  4611. u32 hdrlen;
  4612. if (skb_header_cloned(skb) &&
  4613. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4614. dev_kfree_skb(skb);
  4615. goto out_unlock;
  4616. }
  4617. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4618. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4619. else {
  4620. struct iphdr *iph = ip_hdr(skb);
  4621. tcp_opt_len = tcp_optlen(skb);
  4622. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4623. iph->check = 0;
  4624. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4625. hdrlen = ip_tcp_len + tcp_opt_len;
  4626. }
  4627. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4628. mss |= (hdrlen & 0xc) << 12;
  4629. if (hdrlen & 0x10)
  4630. base_flags |= 0x00000010;
  4631. base_flags |= (hdrlen & 0x3e0) << 5;
  4632. } else
  4633. mss |= hdrlen << 9;
  4634. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4635. TXD_FLAG_CPU_POST_DMA);
  4636. tcp_hdr(skb)->check = 0;
  4637. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4638. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4639. }
  4640. #if TG3_VLAN_TAG_USED
  4641. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4642. base_flags |= (TXD_FLAG_VLAN |
  4643. (vlan_tx_tag_get(skb) << 16));
  4644. #endif
  4645. len = skb_headlen(skb);
  4646. /* Queue skb data, a.k.a. the main skb fragment. */
  4647. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4648. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4649. dev_kfree_skb(skb);
  4650. goto out_unlock;
  4651. }
  4652. tnapi->tx_buffers[entry].skb = skb;
  4653. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4654. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4655. !mss && skb->len > ETH_DATA_LEN)
  4656. base_flags |= TXD_FLAG_JMB_PKT;
  4657. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4658. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4659. entry = NEXT_TX(entry);
  4660. /* Now loop through additional data fragments, and queue them. */
  4661. if (skb_shinfo(skb)->nr_frags > 0) {
  4662. last = skb_shinfo(skb)->nr_frags - 1;
  4663. for (i = 0; i <= last; i++) {
  4664. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4665. len = frag->size;
  4666. mapping = pci_map_page(tp->pdev,
  4667. frag->page,
  4668. frag->page_offset,
  4669. len, PCI_DMA_TODEVICE);
  4670. if (pci_dma_mapping_error(tp->pdev, mapping))
  4671. goto dma_error;
  4672. tnapi->tx_buffers[entry].skb = NULL;
  4673. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4674. mapping);
  4675. tg3_set_txd(tnapi, entry, mapping, len,
  4676. base_flags, (i == last) | (mss << 1));
  4677. entry = NEXT_TX(entry);
  4678. }
  4679. }
  4680. /* Packets are ready, update Tx producer idx local and on card. */
  4681. tw32_tx_mbox(tnapi->prodmbox, entry);
  4682. tnapi->tx_prod = entry;
  4683. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4684. netif_tx_stop_queue(txq);
  4685. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4686. netif_tx_wake_queue(txq);
  4687. }
  4688. out_unlock:
  4689. mmiowb();
  4690. return NETDEV_TX_OK;
  4691. dma_error:
  4692. last = i;
  4693. entry = tnapi->tx_prod;
  4694. tnapi->tx_buffers[entry].skb = NULL;
  4695. pci_unmap_single(tp->pdev,
  4696. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4697. skb_headlen(skb),
  4698. PCI_DMA_TODEVICE);
  4699. for (i = 0; i <= last; i++) {
  4700. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4701. entry = NEXT_TX(entry);
  4702. pci_unmap_page(tp->pdev,
  4703. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4704. mapping),
  4705. frag->size, PCI_DMA_TODEVICE);
  4706. }
  4707. dev_kfree_skb(skb);
  4708. return NETDEV_TX_OK;
  4709. }
  4710. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4711. struct net_device *);
  4712. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4713. * TSO header is greater than 80 bytes.
  4714. */
  4715. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4716. {
  4717. struct sk_buff *segs, *nskb;
  4718. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4719. /* Estimate the number of fragments in the worst case */
  4720. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4721. netif_stop_queue(tp->dev);
  4722. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4723. return NETDEV_TX_BUSY;
  4724. netif_wake_queue(tp->dev);
  4725. }
  4726. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4727. if (IS_ERR(segs))
  4728. goto tg3_tso_bug_end;
  4729. do {
  4730. nskb = segs;
  4731. segs = segs->next;
  4732. nskb->next = NULL;
  4733. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4734. } while (segs);
  4735. tg3_tso_bug_end:
  4736. dev_kfree_skb(skb);
  4737. return NETDEV_TX_OK;
  4738. }
  4739. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4740. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4741. */
  4742. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4743. struct net_device *dev)
  4744. {
  4745. struct tg3 *tp = netdev_priv(dev);
  4746. u32 len, entry, base_flags, mss;
  4747. int would_hit_hwbug;
  4748. dma_addr_t mapping;
  4749. struct tg3_napi *tnapi;
  4750. struct netdev_queue *txq;
  4751. unsigned int i, last;
  4752. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4753. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4754. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4755. tnapi++;
  4756. /* We are running in BH disabled context with netif_tx_lock
  4757. * and TX reclaim runs via tp->napi.poll inside of a software
  4758. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4759. * no IRQ context deadlocks to worry about either. Rejoice!
  4760. */
  4761. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4762. if (!netif_tx_queue_stopped(txq)) {
  4763. netif_tx_stop_queue(txq);
  4764. /* This is a hard error, log it. */
  4765. netdev_err(dev,
  4766. "BUG! Tx Ring full when queue awake!\n");
  4767. }
  4768. return NETDEV_TX_BUSY;
  4769. }
  4770. entry = tnapi->tx_prod;
  4771. base_flags = 0;
  4772. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4773. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4774. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4775. struct iphdr *iph;
  4776. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4777. if (skb_header_cloned(skb) &&
  4778. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4779. dev_kfree_skb(skb);
  4780. goto out_unlock;
  4781. }
  4782. tcp_opt_len = tcp_optlen(skb);
  4783. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4784. hdr_len = ip_tcp_len + tcp_opt_len;
  4785. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4786. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4787. return (tg3_tso_bug(tp, skb));
  4788. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4789. TXD_FLAG_CPU_POST_DMA);
  4790. iph = ip_hdr(skb);
  4791. iph->check = 0;
  4792. iph->tot_len = htons(mss + hdr_len);
  4793. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4794. tcp_hdr(skb)->check = 0;
  4795. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4796. } else
  4797. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4798. iph->daddr, 0,
  4799. IPPROTO_TCP,
  4800. 0);
  4801. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4802. mss |= (hdr_len & 0xc) << 12;
  4803. if (hdr_len & 0x10)
  4804. base_flags |= 0x00000010;
  4805. base_flags |= (hdr_len & 0x3e0) << 5;
  4806. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4807. mss |= hdr_len << 9;
  4808. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4809. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4810. if (tcp_opt_len || iph->ihl > 5) {
  4811. int tsflags;
  4812. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4813. mss |= (tsflags << 11);
  4814. }
  4815. } else {
  4816. if (tcp_opt_len || iph->ihl > 5) {
  4817. int tsflags;
  4818. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4819. base_flags |= tsflags << 12;
  4820. }
  4821. }
  4822. }
  4823. #if TG3_VLAN_TAG_USED
  4824. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4825. base_flags |= (TXD_FLAG_VLAN |
  4826. (vlan_tx_tag_get(skb) << 16));
  4827. #endif
  4828. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4829. !mss && skb->len > ETH_DATA_LEN)
  4830. base_flags |= TXD_FLAG_JMB_PKT;
  4831. len = skb_headlen(skb);
  4832. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4833. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4834. dev_kfree_skb(skb);
  4835. goto out_unlock;
  4836. }
  4837. tnapi->tx_buffers[entry].skb = skb;
  4838. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4839. would_hit_hwbug = 0;
  4840. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4841. would_hit_hwbug = 1;
  4842. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4843. tg3_4g_overflow_test(mapping, len))
  4844. would_hit_hwbug = 1;
  4845. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4846. tg3_40bit_overflow_test(tp, mapping, len))
  4847. would_hit_hwbug = 1;
  4848. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4849. would_hit_hwbug = 1;
  4850. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4851. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4852. entry = NEXT_TX(entry);
  4853. /* Now loop through additional data fragments, and queue them. */
  4854. if (skb_shinfo(skb)->nr_frags > 0) {
  4855. last = skb_shinfo(skb)->nr_frags - 1;
  4856. for (i = 0; i <= last; i++) {
  4857. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4858. len = frag->size;
  4859. mapping = pci_map_page(tp->pdev,
  4860. frag->page,
  4861. frag->page_offset,
  4862. len, PCI_DMA_TODEVICE);
  4863. tnapi->tx_buffers[entry].skb = NULL;
  4864. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4865. mapping);
  4866. if (pci_dma_mapping_error(tp->pdev, mapping))
  4867. goto dma_error;
  4868. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4869. len <= 8)
  4870. would_hit_hwbug = 1;
  4871. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4872. tg3_4g_overflow_test(mapping, len))
  4873. would_hit_hwbug = 1;
  4874. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4875. tg3_40bit_overflow_test(tp, mapping, len))
  4876. would_hit_hwbug = 1;
  4877. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4878. tg3_set_txd(tnapi, entry, mapping, len,
  4879. base_flags, (i == last)|(mss << 1));
  4880. else
  4881. tg3_set_txd(tnapi, entry, mapping, len,
  4882. base_flags, (i == last));
  4883. entry = NEXT_TX(entry);
  4884. }
  4885. }
  4886. if (would_hit_hwbug) {
  4887. u32 last_plus_one = entry;
  4888. u32 start;
  4889. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4890. start &= (TG3_TX_RING_SIZE - 1);
  4891. /* If the workaround fails due to memory/mapping
  4892. * failure, silently drop this packet.
  4893. */
  4894. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4895. &start, base_flags, mss))
  4896. goto out_unlock;
  4897. entry = start;
  4898. }
  4899. /* Packets are ready, update Tx producer idx local and on card. */
  4900. tw32_tx_mbox(tnapi->prodmbox, entry);
  4901. tnapi->tx_prod = entry;
  4902. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4903. netif_tx_stop_queue(txq);
  4904. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4905. netif_tx_wake_queue(txq);
  4906. }
  4907. out_unlock:
  4908. mmiowb();
  4909. return NETDEV_TX_OK;
  4910. dma_error:
  4911. last = i;
  4912. entry = tnapi->tx_prod;
  4913. tnapi->tx_buffers[entry].skb = NULL;
  4914. pci_unmap_single(tp->pdev,
  4915. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4916. skb_headlen(skb),
  4917. PCI_DMA_TODEVICE);
  4918. for (i = 0; i <= last; i++) {
  4919. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4920. entry = NEXT_TX(entry);
  4921. pci_unmap_page(tp->pdev,
  4922. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4923. mapping),
  4924. frag->size, PCI_DMA_TODEVICE);
  4925. }
  4926. dev_kfree_skb(skb);
  4927. return NETDEV_TX_OK;
  4928. }
  4929. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4930. int new_mtu)
  4931. {
  4932. dev->mtu = new_mtu;
  4933. if (new_mtu > ETH_DATA_LEN) {
  4934. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4935. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4936. ethtool_op_set_tso(dev, 0);
  4937. } else {
  4938. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4939. }
  4940. } else {
  4941. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4942. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4943. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4944. }
  4945. }
  4946. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4947. {
  4948. struct tg3 *tp = netdev_priv(dev);
  4949. int err;
  4950. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4951. return -EINVAL;
  4952. if (!netif_running(dev)) {
  4953. /* We'll just catch it later when the
  4954. * device is up'd.
  4955. */
  4956. tg3_set_mtu(dev, tp, new_mtu);
  4957. return 0;
  4958. }
  4959. tg3_phy_stop(tp);
  4960. tg3_netif_stop(tp);
  4961. tg3_full_lock(tp, 1);
  4962. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4963. tg3_set_mtu(dev, tp, new_mtu);
  4964. err = tg3_restart_hw(tp, 0);
  4965. if (!err)
  4966. tg3_netif_start(tp);
  4967. tg3_full_unlock(tp);
  4968. if (!err)
  4969. tg3_phy_start(tp);
  4970. return err;
  4971. }
  4972. static void tg3_rx_prodring_free(struct tg3 *tp,
  4973. struct tg3_rx_prodring_set *tpr)
  4974. {
  4975. int i;
  4976. if (tpr != &tp->prodring[0]) {
  4977. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  4978. i = (i + 1) % TG3_RX_RING_SIZE)
  4979. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4980. tp->rx_pkt_map_sz);
  4981. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4982. for (i = tpr->rx_jmb_cons_idx;
  4983. i != tpr->rx_jmb_prod_idx;
  4984. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  4985. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4986. TG3_RX_JMB_MAP_SZ);
  4987. }
  4988. }
  4989. return;
  4990. }
  4991. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  4992. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4993. tp->rx_pkt_map_sz);
  4994. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4995. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  4996. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4997. TG3_RX_JMB_MAP_SZ);
  4998. }
  4999. }
  5000. /* Initialize rx rings for packet processing.
  5001. *
  5002. * The chip has been shut down and the driver detached from
  5003. * the networking, so no interrupts or new tx packets will
  5004. * end up in the driver. tp->{tx,}lock are held and thus
  5005. * we may not sleep.
  5006. */
  5007. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5008. struct tg3_rx_prodring_set *tpr)
  5009. {
  5010. u32 i, rx_pkt_dma_sz;
  5011. tpr->rx_std_cons_idx = 0;
  5012. tpr->rx_std_prod_idx = 0;
  5013. tpr->rx_jmb_cons_idx = 0;
  5014. tpr->rx_jmb_prod_idx = 0;
  5015. if (tpr != &tp->prodring[0]) {
  5016. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5017. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5018. memset(&tpr->rx_jmb_buffers[0], 0,
  5019. TG3_RX_JMB_BUFF_RING_SIZE);
  5020. goto done;
  5021. }
  5022. /* Zero out all descriptors. */
  5023. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5024. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5025. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5026. tp->dev->mtu > ETH_DATA_LEN)
  5027. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5028. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5029. /* Initialize invariants of the rings, we only set this
  5030. * stuff once. This works because the card does not
  5031. * write into the rx buffer posting rings.
  5032. */
  5033. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5034. struct tg3_rx_buffer_desc *rxd;
  5035. rxd = &tpr->rx_std[i];
  5036. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5037. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5038. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5039. (i << RXD_OPAQUE_INDEX_SHIFT));
  5040. }
  5041. /* Now allocate fresh SKBs for each rx ring. */
  5042. for (i = 0; i < tp->rx_pending; i++) {
  5043. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5044. netdev_warn(tp->dev,
  5045. "Using a smaller RX standard ring. Only "
  5046. "%d out of %d buffers were allocated "
  5047. "successfully\n", i, tp->rx_pending);
  5048. if (i == 0)
  5049. goto initfail;
  5050. tp->rx_pending = i;
  5051. break;
  5052. }
  5053. }
  5054. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5055. goto done;
  5056. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5057. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5058. goto done;
  5059. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5060. struct tg3_rx_buffer_desc *rxd;
  5061. rxd = &tpr->rx_jmb[i].std;
  5062. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5063. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5064. RXD_FLAG_JUMBO;
  5065. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5066. (i << RXD_OPAQUE_INDEX_SHIFT));
  5067. }
  5068. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5069. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5070. netdev_warn(tp->dev,
  5071. "Using a smaller RX jumbo ring. Only %d "
  5072. "out of %d buffers were allocated "
  5073. "successfully\n", i, tp->rx_jumbo_pending);
  5074. if (i == 0)
  5075. goto initfail;
  5076. tp->rx_jumbo_pending = i;
  5077. break;
  5078. }
  5079. }
  5080. done:
  5081. return 0;
  5082. initfail:
  5083. tg3_rx_prodring_free(tp, tpr);
  5084. return -ENOMEM;
  5085. }
  5086. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5087. struct tg3_rx_prodring_set *tpr)
  5088. {
  5089. kfree(tpr->rx_std_buffers);
  5090. tpr->rx_std_buffers = NULL;
  5091. kfree(tpr->rx_jmb_buffers);
  5092. tpr->rx_jmb_buffers = NULL;
  5093. if (tpr->rx_std) {
  5094. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5095. tpr->rx_std, tpr->rx_std_mapping);
  5096. tpr->rx_std = NULL;
  5097. }
  5098. if (tpr->rx_jmb) {
  5099. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5100. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5101. tpr->rx_jmb = NULL;
  5102. }
  5103. }
  5104. static int tg3_rx_prodring_init(struct tg3 *tp,
  5105. struct tg3_rx_prodring_set *tpr)
  5106. {
  5107. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5108. if (!tpr->rx_std_buffers)
  5109. return -ENOMEM;
  5110. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5111. &tpr->rx_std_mapping);
  5112. if (!tpr->rx_std)
  5113. goto err_out;
  5114. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5115. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5116. GFP_KERNEL);
  5117. if (!tpr->rx_jmb_buffers)
  5118. goto err_out;
  5119. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5120. TG3_RX_JUMBO_RING_BYTES,
  5121. &tpr->rx_jmb_mapping);
  5122. if (!tpr->rx_jmb)
  5123. goto err_out;
  5124. }
  5125. return 0;
  5126. err_out:
  5127. tg3_rx_prodring_fini(tp, tpr);
  5128. return -ENOMEM;
  5129. }
  5130. /* Free up pending packets in all rx/tx rings.
  5131. *
  5132. * The chip has been shut down and the driver detached from
  5133. * the networking, so no interrupts or new tx packets will
  5134. * end up in the driver. tp->{tx,}lock is not held and we are not
  5135. * in an interrupt context and thus may sleep.
  5136. */
  5137. static void tg3_free_rings(struct tg3 *tp)
  5138. {
  5139. int i, j;
  5140. for (j = 0; j < tp->irq_cnt; j++) {
  5141. struct tg3_napi *tnapi = &tp->napi[j];
  5142. if (!tnapi->tx_buffers)
  5143. continue;
  5144. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5145. struct ring_info *txp;
  5146. struct sk_buff *skb;
  5147. unsigned int k;
  5148. txp = &tnapi->tx_buffers[i];
  5149. skb = txp->skb;
  5150. if (skb == NULL) {
  5151. i++;
  5152. continue;
  5153. }
  5154. pci_unmap_single(tp->pdev,
  5155. pci_unmap_addr(txp, mapping),
  5156. skb_headlen(skb),
  5157. PCI_DMA_TODEVICE);
  5158. txp->skb = NULL;
  5159. i++;
  5160. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5161. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5162. pci_unmap_page(tp->pdev,
  5163. pci_unmap_addr(txp, mapping),
  5164. skb_shinfo(skb)->frags[k].size,
  5165. PCI_DMA_TODEVICE);
  5166. i++;
  5167. }
  5168. dev_kfree_skb_any(skb);
  5169. }
  5170. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5171. }
  5172. }
  5173. /* Initialize tx/rx rings for packet processing.
  5174. *
  5175. * The chip has been shut down and the driver detached from
  5176. * the networking, so no interrupts or new tx packets will
  5177. * end up in the driver. tp->{tx,}lock are held and thus
  5178. * we may not sleep.
  5179. */
  5180. static int tg3_init_rings(struct tg3 *tp)
  5181. {
  5182. int i;
  5183. /* Free up all the SKBs. */
  5184. tg3_free_rings(tp);
  5185. for (i = 0; i < tp->irq_cnt; i++) {
  5186. struct tg3_napi *tnapi = &tp->napi[i];
  5187. tnapi->last_tag = 0;
  5188. tnapi->last_irq_tag = 0;
  5189. tnapi->hw_status->status = 0;
  5190. tnapi->hw_status->status_tag = 0;
  5191. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5192. tnapi->tx_prod = 0;
  5193. tnapi->tx_cons = 0;
  5194. if (tnapi->tx_ring)
  5195. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5196. tnapi->rx_rcb_ptr = 0;
  5197. if (tnapi->rx_rcb)
  5198. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5199. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5200. tg3_free_rings(tp);
  5201. return -ENOMEM;
  5202. }
  5203. }
  5204. return 0;
  5205. }
  5206. /*
  5207. * Must not be invoked with interrupt sources disabled and
  5208. * the hardware shutdown down.
  5209. */
  5210. static void tg3_free_consistent(struct tg3 *tp)
  5211. {
  5212. int i;
  5213. for (i = 0; i < tp->irq_cnt; i++) {
  5214. struct tg3_napi *tnapi = &tp->napi[i];
  5215. if (tnapi->tx_ring) {
  5216. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5217. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5218. tnapi->tx_ring = NULL;
  5219. }
  5220. kfree(tnapi->tx_buffers);
  5221. tnapi->tx_buffers = NULL;
  5222. if (tnapi->rx_rcb) {
  5223. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5224. tnapi->rx_rcb,
  5225. tnapi->rx_rcb_mapping);
  5226. tnapi->rx_rcb = NULL;
  5227. }
  5228. if (tnapi->hw_status) {
  5229. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5230. tnapi->hw_status,
  5231. tnapi->status_mapping);
  5232. tnapi->hw_status = NULL;
  5233. }
  5234. }
  5235. if (tp->hw_stats) {
  5236. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5237. tp->hw_stats, tp->stats_mapping);
  5238. tp->hw_stats = NULL;
  5239. }
  5240. for (i = 0; i < tp->irq_cnt; i++)
  5241. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5242. }
  5243. /*
  5244. * Must not be invoked with interrupt sources disabled and
  5245. * the hardware shutdown down. Can sleep.
  5246. */
  5247. static int tg3_alloc_consistent(struct tg3 *tp)
  5248. {
  5249. int i;
  5250. for (i = 0; i < tp->irq_cnt; i++) {
  5251. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5252. goto err_out;
  5253. }
  5254. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5255. sizeof(struct tg3_hw_stats),
  5256. &tp->stats_mapping);
  5257. if (!tp->hw_stats)
  5258. goto err_out;
  5259. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5260. for (i = 0; i < tp->irq_cnt; i++) {
  5261. struct tg3_napi *tnapi = &tp->napi[i];
  5262. struct tg3_hw_status *sblk;
  5263. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5264. TG3_HW_STATUS_SIZE,
  5265. &tnapi->status_mapping);
  5266. if (!tnapi->hw_status)
  5267. goto err_out;
  5268. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5269. sblk = tnapi->hw_status;
  5270. /* If multivector TSS is enabled, vector 0 does not handle
  5271. * tx interrupts. Don't allocate any resources for it.
  5272. */
  5273. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5274. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5275. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5276. TG3_TX_RING_SIZE,
  5277. GFP_KERNEL);
  5278. if (!tnapi->tx_buffers)
  5279. goto err_out;
  5280. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5281. TG3_TX_RING_BYTES,
  5282. &tnapi->tx_desc_mapping);
  5283. if (!tnapi->tx_ring)
  5284. goto err_out;
  5285. }
  5286. /*
  5287. * When RSS is enabled, the status block format changes
  5288. * slightly. The "rx_jumbo_consumer", "reserved",
  5289. * and "rx_mini_consumer" members get mapped to the
  5290. * other three rx return ring producer indexes.
  5291. */
  5292. switch (i) {
  5293. default:
  5294. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5295. break;
  5296. case 2:
  5297. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5298. break;
  5299. case 3:
  5300. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5301. break;
  5302. case 4:
  5303. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5304. break;
  5305. }
  5306. tnapi->prodring = &tp->prodring[i];
  5307. /*
  5308. * If multivector RSS is enabled, vector 0 does not handle
  5309. * rx or tx interrupts. Don't allocate any resources for it.
  5310. */
  5311. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5312. continue;
  5313. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5314. TG3_RX_RCB_RING_BYTES(tp),
  5315. &tnapi->rx_rcb_mapping);
  5316. if (!tnapi->rx_rcb)
  5317. goto err_out;
  5318. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5319. }
  5320. return 0;
  5321. err_out:
  5322. tg3_free_consistent(tp);
  5323. return -ENOMEM;
  5324. }
  5325. #define MAX_WAIT_CNT 1000
  5326. /* To stop a block, clear the enable bit and poll till it
  5327. * clears. tp->lock is held.
  5328. */
  5329. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5330. {
  5331. unsigned int i;
  5332. u32 val;
  5333. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5334. switch (ofs) {
  5335. case RCVLSC_MODE:
  5336. case DMAC_MODE:
  5337. case MBFREE_MODE:
  5338. case BUFMGR_MODE:
  5339. case MEMARB_MODE:
  5340. /* We can't enable/disable these bits of the
  5341. * 5705/5750, just say success.
  5342. */
  5343. return 0;
  5344. default:
  5345. break;
  5346. }
  5347. }
  5348. val = tr32(ofs);
  5349. val &= ~enable_bit;
  5350. tw32_f(ofs, val);
  5351. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5352. udelay(100);
  5353. val = tr32(ofs);
  5354. if ((val & enable_bit) == 0)
  5355. break;
  5356. }
  5357. if (i == MAX_WAIT_CNT && !silent) {
  5358. dev_err(&tp->pdev->dev,
  5359. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5360. ofs, enable_bit);
  5361. return -ENODEV;
  5362. }
  5363. return 0;
  5364. }
  5365. /* tp->lock is held. */
  5366. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5367. {
  5368. int i, err;
  5369. tg3_disable_ints(tp);
  5370. tp->rx_mode &= ~RX_MODE_ENABLE;
  5371. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5372. udelay(10);
  5373. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5374. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5375. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5376. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5377. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5378. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5379. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5380. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5381. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5382. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5383. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5384. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5385. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5386. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5387. tw32_f(MAC_MODE, tp->mac_mode);
  5388. udelay(40);
  5389. tp->tx_mode &= ~TX_MODE_ENABLE;
  5390. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5391. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5392. udelay(100);
  5393. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5394. break;
  5395. }
  5396. if (i >= MAX_WAIT_CNT) {
  5397. dev_err(&tp->pdev->dev,
  5398. "%s timed out, TX_MODE_ENABLE will not clear "
  5399. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5400. err |= -ENODEV;
  5401. }
  5402. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5403. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5404. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5405. tw32(FTQ_RESET, 0xffffffff);
  5406. tw32(FTQ_RESET, 0x00000000);
  5407. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5408. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5409. for (i = 0; i < tp->irq_cnt; i++) {
  5410. struct tg3_napi *tnapi = &tp->napi[i];
  5411. if (tnapi->hw_status)
  5412. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5413. }
  5414. if (tp->hw_stats)
  5415. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5416. return err;
  5417. }
  5418. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5419. {
  5420. int i;
  5421. u32 apedata;
  5422. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5423. if (apedata != APE_SEG_SIG_MAGIC)
  5424. return;
  5425. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5426. if (!(apedata & APE_FW_STATUS_READY))
  5427. return;
  5428. /* Wait for up to 1 millisecond for APE to service previous event. */
  5429. for (i = 0; i < 10; i++) {
  5430. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5431. return;
  5432. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5433. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5434. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5435. event | APE_EVENT_STATUS_EVENT_PENDING);
  5436. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5437. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5438. break;
  5439. udelay(100);
  5440. }
  5441. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5442. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5443. }
  5444. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5445. {
  5446. u32 event;
  5447. u32 apedata;
  5448. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5449. return;
  5450. switch (kind) {
  5451. case RESET_KIND_INIT:
  5452. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5453. APE_HOST_SEG_SIG_MAGIC);
  5454. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5455. APE_HOST_SEG_LEN_MAGIC);
  5456. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5457. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5458. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5459. APE_HOST_DRIVER_ID_MAGIC);
  5460. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5461. APE_HOST_BEHAV_NO_PHYLOCK);
  5462. event = APE_EVENT_STATUS_STATE_START;
  5463. break;
  5464. case RESET_KIND_SHUTDOWN:
  5465. /* With the interface we are currently using,
  5466. * APE does not track driver state. Wiping
  5467. * out the HOST SEGMENT SIGNATURE forces
  5468. * the APE to assume OS absent status.
  5469. */
  5470. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5471. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5472. break;
  5473. case RESET_KIND_SUSPEND:
  5474. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5475. break;
  5476. default:
  5477. return;
  5478. }
  5479. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5480. tg3_ape_send_event(tp, event);
  5481. }
  5482. /* tp->lock is held. */
  5483. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5484. {
  5485. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5486. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5487. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5488. switch (kind) {
  5489. case RESET_KIND_INIT:
  5490. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5491. DRV_STATE_START);
  5492. break;
  5493. case RESET_KIND_SHUTDOWN:
  5494. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5495. DRV_STATE_UNLOAD);
  5496. break;
  5497. case RESET_KIND_SUSPEND:
  5498. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5499. DRV_STATE_SUSPEND);
  5500. break;
  5501. default:
  5502. break;
  5503. }
  5504. }
  5505. if (kind == RESET_KIND_INIT ||
  5506. kind == RESET_KIND_SUSPEND)
  5507. tg3_ape_driver_state_change(tp, kind);
  5508. }
  5509. /* tp->lock is held. */
  5510. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5511. {
  5512. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5513. switch (kind) {
  5514. case RESET_KIND_INIT:
  5515. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5516. DRV_STATE_START_DONE);
  5517. break;
  5518. case RESET_KIND_SHUTDOWN:
  5519. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5520. DRV_STATE_UNLOAD_DONE);
  5521. break;
  5522. default:
  5523. break;
  5524. }
  5525. }
  5526. if (kind == RESET_KIND_SHUTDOWN)
  5527. tg3_ape_driver_state_change(tp, kind);
  5528. }
  5529. /* tp->lock is held. */
  5530. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5531. {
  5532. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5533. switch (kind) {
  5534. case RESET_KIND_INIT:
  5535. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5536. DRV_STATE_START);
  5537. break;
  5538. case RESET_KIND_SHUTDOWN:
  5539. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5540. DRV_STATE_UNLOAD);
  5541. break;
  5542. case RESET_KIND_SUSPEND:
  5543. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5544. DRV_STATE_SUSPEND);
  5545. break;
  5546. default:
  5547. break;
  5548. }
  5549. }
  5550. }
  5551. static int tg3_poll_fw(struct tg3 *tp)
  5552. {
  5553. int i;
  5554. u32 val;
  5555. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5556. /* Wait up to 20ms for init done. */
  5557. for (i = 0; i < 200; i++) {
  5558. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5559. return 0;
  5560. udelay(100);
  5561. }
  5562. return -ENODEV;
  5563. }
  5564. /* Wait for firmware initialization to complete. */
  5565. for (i = 0; i < 100000; i++) {
  5566. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5567. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5568. break;
  5569. udelay(10);
  5570. }
  5571. /* Chip might not be fitted with firmware. Some Sun onboard
  5572. * parts are configured like that. So don't signal the timeout
  5573. * of the above loop as an error, but do report the lack of
  5574. * running firmware once.
  5575. */
  5576. if (i >= 100000 &&
  5577. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5578. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5579. netdev_info(tp->dev, "No firmware running\n");
  5580. }
  5581. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5582. /* The 57765 A0 needs a little more
  5583. * time to do some important work.
  5584. */
  5585. mdelay(10);
  5586. }
  5587. return 0;
  5588. }
  5589. /* Save PCI command register before chip reset */
  5590. static void tg3_save_pci_state(struct tg3 *tp)
  5591. {
  5592. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5593. }
  5594. /* Restore PCI state after chip reset */
  5595. static void tg3_restore_pci_state(struct tg3 *tp)
  5596. {
  5597. u32 val;
  5598. /* Re-enable indirect register accesses. */
  5599. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5600. tp->misc_host_ctrl);
  5601. /* Set MAX PCI retry to zero. */
  5602. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5603. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5604. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5605. val |= PCISTATE_RETRY_SAME_DMA;
  5606. /* Allow reads and writes to the APE register and memory space. */
  5607. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5608. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5609. PCISTATE_ALLOW_APE_SHMEM_WR;
  5610. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5611. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5612. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5613. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5614. pcie_set_readrq(tp->pdev, 4096);
  5615. else {
  5616. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5617. tp->pci_cacheline_sz);
  5618. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5619. tp->pci_lat_timer);
  5620. }
  5621. }
  5622. /* Make sure PCI-X relaxed ordering bit is clear. */
  5623. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5624. u16 pcix_cmd;
  5625. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5626. &pcix_cmd);
  5627. pcix_cmd &= ~PCI_X_CMD_ERO;
  5628. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5629. pcix_cmd);
  5630. }
  5631. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5632. /* Chip reset on 5780 will reset MSI enable bit,
  5633. * so need to restore it.
  5634. */
  5635. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5636. u16 ctrl;
  5637. pci_read_config_word(tp->pdev,
  5638. tp->msi_cap + PCI_MSI_FLAGS,
  5639. &ctrl);
  5640. pci_write_config_word(tp->pdev,
  5641. tp->msi_cap + PCI_MSI_FLAGS,
  5642. ctrl | PCI_MSI_FLAGS_ENABLE);
  5643. val = tr32(MSGINT_MODE);
  5644. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5645. }
  5646. }
  5647. }
  5648. static void tg3_stop_fw(struct tg3 *);
  5649. /* tp->lock is held. */
  5650. static int tg3_chip_reset(struct tg3 *tp)
  5651. {
  5652. u32 val;
  5653. void (*write_op)(struct tg3 *, u32, u32);
  5654. int i, err;
  5655. tg3_nvram_lock(tp);
  5656. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5657. /* No matching tg3_nvram_unlock() after this because
  5658. * chip reset below will undo the nvram lock.
  5659. */
  5660. tp->nvram_lock_cnt = 0;
  5661. /* GRC_MISC_CFG core clock reset will clear the memory
  5662. * enable bit in PCI register 4 and the MSI enable bit
  5663. * on some chips, so we save relevant registers here.
  5664. */
  5665. tg3_save_pci_state(tp);
  5666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5667. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5668. tw32(GRC_FASTBOOT_PC, 0);
  5669. /*
  5670. * We must avoid the readl() that normally takes place.
  5671. * It locks machines, causes machine checks, and other
  5672. * fun things. So, temporarily disable the 5701
  5673. * hardware workaround, while we do the reset.
  5674. */
  5675. write_op = tp->write32;
  5676. if (write_op == tg3_write_flush_reg32)
  5677. tp->write32 = tg3_write32;
  5678. /* Prevent the irq handler from reading or writing PCI registers
  5679. * during chip reset when the memory enable bit in the PCI command
  5680. * register may be cleared. The chip does not generate interrupt
  5681. * at this time, but the irq handler may still be called due to irq
  5682. * sharing or irqpoll.
  5683. */
  5684. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5685. for (i = 0; i < tp->irq_cnt; i++) {
  5686. struct tg3_napi *tnapi = &tp->napi[i];
  5687. if (tnapi->hw_status) {
  5688. tnapi->hw_status->status = 0;
  5689. tnapi->hw_status->status_tag = 0;
  5690. }
  5691. tnapi->last_tag = 0;
  5692. tnapi->last_irq_tag = 0;
  5693. }
  5694. smp_mb();
  5695. for (i = 0; i < tp->irq_cnt; i++)
  5696. synchronize_irq(tp->napi[i].irq_vec);
  5697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5698. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5699. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5700. }
  5701. /* do the reset */
  5702. val = GRC_MISC_CFG_CORECLK_RESET;
  5703. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5704. if (tr32(0x7e2c) == 0x60) {
  5705. tw32(0x7e2c, 0x20);
  5706. }
  5707. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5708. tw32(GRC_MISC_CFG, (1 << 29));
  5709. val |= (1 << 29);
  5710. }
  5711. }
  5712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5713. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5714. tw32(GRC_VCPU_EXT_CTRL,
  5715. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5716. }
  5717. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5718. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5719. tw32(GRC_MISC_CFG, val);
  5720. /* restore 5701 hardware bug workaround write method */
  5721. tp->write32 = write_op;
  5722. /* Unfortunately, we have to delay before the PCI read back.
  5723. * Some 575X chips even will not respond to a PCI cfg access
  5724. * when the reset command is given to the chip.
  5725. *
  5726. * How do these hardware designers expect things to work
  5727. * properly if the PCI write is posted for a long period
  5728. * of time? It is always necessary to have some method by
  5729. * which a register read back can occur to push the write
  5730. * out which does the reset.
  5731. *
  5732. * For most tg3 variants the trick below was working.
  5733. * Ho hum...
  5734. */
  5735. udelay(120);
  5736. /* Flush PCI posted writes. The normal MMIO registers
  5737. * are inaccessible at this time so this is the only
  5738. * way to make this reliably (actually, this is no longer
  5739. * the case, see above). I tried to use indirect
  5740. * register read/write but this upset some 5701 variants.
  5741. */
  5742. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5743. udelay(120);
  5744. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5745. u16 val16;
  5746. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5747. int i;
  5748. u32 cfg_val;
  5749. /* Wait for link training to complete. */
  5750. for (i = 0; i < 5000; i++)
  5751. udelay(100);
  5752. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5753. pci_write_config_dword(tp->pdev, 0xc4,
  5754. cfg_val | (1 << 15));
  5755. }
  5756. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5757. pci_read_config_word(tp->pdev,
  5758. tp->pcie_cap + PCI_EXP_DEVCTL,
  5759. &val16);
  5760. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5761. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5762. /*
  5763. * Older PCIe devices only support the 128 byte
  5764. * MPS setting. Enforce the restriction.
  5765. */
  5766. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5767. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5768. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5769. pci_write_config_word(tp->pdev,
  5770. tp->pcie_cap + PCI_EXP_DEVCTL,
  5771. val16);
  5772. pcie_set_readrq(tp->pdev, 4096);
  5773. /* Clear error status */
  5774. pci_write_config_word(tp->pdev,
  5775. tp->pcie_cap + PCI_EXP_DEVSTA,
  5776. PCI_EXP_DEVSTA_CED |
  5777. PCI_EXP_DEVSTA_NFED |
  5778. PCI_EXP_DEVSTA_FED |
  5779. PCI_EXP_DEVSTA_URD);
  5780. }
  5781. tg3_restore_pci_state(tp);
  5782. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5783. val = 0;
  5784. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5785. val = tr32(MEMARB_MODE);
  5786. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5787. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5788. tg3_stop_fw(tp);
  5789. tw32(0x5000, 0x400);
  5790. }
  5791. tw32(GRC_MODE, tp->grc_mode);
  5792. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5793. val = tr32(0xc4);
  5794. tw32(0xc4, val | (1 << 15));
  5795. }
  5796. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5798. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5799. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5800. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5801. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5802. }
  5803. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5804. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5805. tw32_f(MAC_MODE, tp->mac_mode);
  5806. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5807. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5808. tw32_f(MAC_MODE, tp->mac_mode);
  5809. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5810. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5811. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5812. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5813. tw32_f(MAC_MODE, tp->mac_mode);
  5814. } else
  5815. tw32_f(MAC_MODE, 0);
  5816. udelay(40);
  5817. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5818. err = tg3_poll_fw(tp);
  5819. if (err)
  5820. return err;
  5821. tg3_mdio_start(tp);
  5822. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5823. u8 phy_addr;
  5824. phy_addr = tp->phy_addr;
  5825. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5826. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5827. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5828. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5829. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5830. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5831. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5832. udelay(10);
  5833. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5834. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5835. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5836. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5837. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5838. udelay(10);
  5839. tp->phy_addr = phy_addr;
  5840. }
  5841. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5842. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5843. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5844. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5845. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5846. val = tr32(0x7c00);
  5847. tw32(0x7c00, val | (1 << 25));
  5848. }
  5849. /* Reprobe ASF enable state. */
  5850. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5851. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5852. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5853. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5854. u32 nic_cfg;
  5855. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5856. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5857. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5858. tp->last_event_jiffies = jiffies;
  5859. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5860. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5861. }
  5862. }
  5863. return 0;
  5864. }
  5865. /* tp->lock is held. */
  5866. static void tg3_stop_fw(struct tg3 *tp)
  5867. {
  5868. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5869. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5870. /* Wait for RX cpu to ACK the previous event. */
  5871. tg3_wait_for_event_ack(tp);
  5872. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5873. tg3_generate_fw_event(tp);
  5874. /* Wait for RX cpu to ACK this event. */
  5875. tg3_wait_for_event_ack(tp);
  5876. }
  5877. }
  5878. /* tp->lock is held. */
  5879. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5880. {
  5881. int err;
  5882. tg3_stop_fw(tp);
  5883. tg3_write_sig_pre_reset(tp, kind);
  5884. tg3_abort_hw(tp, silent);
  5885. err = tg3_chip_reset(tp);
  5886. __tg3_set_mac_addr(tp, 0);
  5887. tg3_write_sig_legacy(tp, kind);
  5888. tg3_write_sig_post_reset(tp, kind);
  5889. if (err)
  5890. return err;
  5891. return 0;
  5892. }
  5893. #define RX_CPU_SCRATCH_BASE 0x30000
  5894. #define RX_CPU_SCRATCH_SIZE 0x04000
  5895. #define TX_CPU_SCRATCH_BASE 0x34000
  5896. #define TX_CPU_SCRATCH_SIZE 0x04000
  5897. /* tp->lock is held. */
  5898. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5899. {
  5900. int i;
  5901. BUG_ON(offset == TX_CPU_BASE &&
  5902. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5903. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5904. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5905. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5906. return 0;
  5907. }
  5908. if (offset == RX_CPU_BASE) {
  5909. for (i = 0; i < 10000; i++) {
  5910. tw32(offset + CPU_STATE, 0xffffffff);
  5911. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5912. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5913. break;
  5914. }
  5915. tw32(offset + CPU_STATE, 0xffffffff);
  5916. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5917. udelay(10);
  5918. } else {
  5919. for (i = 0; i < 10000; i++) {
  5920. tw32(offset + CPU_STATE, 0xffffffff);
  5921. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5922. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5923. break;
  5924. }
  5925. }
  5926. if (i >= 10000) {
  5927. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5928. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5929. return -ENODEV;
  5930. }
  5931. /* Clear firmware's nvram arbitration. */
  5932. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5933. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5934. return 0;
  5935. }
  5936. struct fw_info {
  5937. unsigned int fw_base;
  5938. unsigned int fw_len;
  5939. const __be32 *fw_data;
  5940. };
  5941. /* tp->lock is held. */
  5942. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5943. int cpu_scratch_size, struct fw_info *info)
  5944. {
  5945. int err, lock_err, i;
  5946. void (*write_op)(struct tg3 *, u32, u32);
  5947. if (cpu_base == TX_CPU_BASE &&
  5948. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5949. netdev_err(tp->dev,
  5950. "%s: Trying to load TX cpu firmware which is 5705\n",
  5951. __func__);
  5952. return -EINVAL;
  5953. }
  5954. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5955. write_op = tg3_write_mem;
  5956. else
  5957. write_op = tg3_write_indirect_reg32;
  5958. /* It is possible that bootcode is still loading at this point.
  5959. * Get the nvram lock first before halting the cpu.
  5960. */
  5961. lock_err = tg3_nvram_lock(tp);
  5962. err = tg3_halt_cpu(tp, cpu_base);
  5963. if (!lock_err)
  5964. tg3_nvram_unlock(tp);
  5965. if (err)
  5966. goto out;
  5967. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5968. write_op(tp, cpu_scratch_base + i, 0);
  5969. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5970. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5971. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5972. write_op(tp, (cpu_scratch_base +
  5973. (info->fw_base & 0xffff) +
  5974. (i * sizeof(u32))),
  5975. be32_to_cpu(info->fw_data[i]));
  5976. err = 0;
  5977. out:
  5978. return err;
  5979. }
  5980. /* tp->lock is held. */
  5981. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5982. {
  5983. struct fw_info info;
  5984. const __be32 *fw_data;
  5985. int err, i;
  5986. fw_data = (void *)tp->fw->data;
  5987. /* Firmware blob starts with version numbers, followed by
  5988. start address and length. We are setting complete length.
  5989. length = end_address_of_bss - start_address_of_text.
  5990. Remainder is the blob to be loaded contiguously
  5991. from start address. */
  5992. info.fw_base = be32_to_cpu(fw_data[1]);
  5993. info.fw_len = tp->fw->size - 12;
  5994. info.fw_data = &fw_data[3];
  5995. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5996. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5997. &info);
  5998. if (err)
  5999. return err;
  6000. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6001. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6002. &info);
  6003. if (err)
  6004. return err;
  6005. /* Now startup only the RX cpu. */
  6006. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6007. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6008. for (i = 0; i < 5; i++) {
  6009. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6010. break;
  6011. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6012. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6013. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6014. udelay(1000);
  6015. }
  6016. if (i >= 5) {
  6017. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6018. "should be %08x\n", __func__,
  6019. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6020. return -ENODEV;
  6021. }
  6022. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6023. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6024. return 0;
  6025. }
  6026. /* 5705 needs a special version of the TSO firmware. */
  6027. /* tp->lock is held. */
  6028. static int tg3_load_tso_firmware(struct tg3 *tp)
  6029. {
  6030. struct fw_info info;
  6031. const __be32 *fw_data;
  6032. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6033. int err, i;
  6034. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6035. return 0;
  6036. fw_data = (void *)tp->fw->data;
  6037. /* Firmware blob starts with version numbers, followed by
  6038. start address and length. We are setting complete length.
  6039. length = end_address_of_bss - start_address_of_text.
  6040. Remainder is the blob to be loaded contiguously
  6041. from start address. */
  6042. info.fw_base = be32_to_cpu(fw_data[1]);
  6043. cpu_scratch_size = tp->fw_len;
  6044. info.fw_len = tp->fw->size - 12;
  6045. info.fw_data = &fw_data[3];
  6046. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6047. cpu_base = RX_CPU_BASE;
  6048. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6049. } else {
  6050. cpu_base = TX_CPU_BASE;
  6051. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6052. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6053. }
  6054. err = tg3_load_firmware_cpu(tp, cpu_base,
  6055. cpu_scratch_base, cpu_scratch_size,
  6056. &info);
  6057. if (err)
  6058. return err;
  6059. /* Now startup the cpu. */
  6060. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6061. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6062. for (i = 0; i < 5; i++) {
  6063. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6064. break;
  6065. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6066. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6067. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6068. udelay(1000);
  6069. }
  6070. if (i >= 5) {
  6071. netdev_err(tp->dev,
  6072. "%s fails to set CPU PC, is %08x should be %08x\n",
  6073. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6074. return -ENODEV;
  6075. }
  6076. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6077. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6078. return 0;
  6079. }
  6080. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6081. {
  6082. struct tg3 *tp = netdev_priv(dev);
  6083. struct sockaddr *addr = p;
  6084. int err = 0, skip_mac_1 = 0;
  6085. if (!is_valid_ether_addr(addr->sa_data))
  6086. return -EINVAL;
  6087. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6088. if (!netif_running(dev))
  6089. return 0;
  6090. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6091. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6092. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6093. addr0_low = tr32(MAC_ADDR_0_LOW);
  6094. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6095. addr1_low = tr32(MAC_ADDR_1_LOW);
  6096. /* Skip MAC addr 1 if ASF is using it. */
  6097. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6098. !(addr1_high == 0 && addr1_low == 0))
  6099. skip_mac_1 = 1;
  6100. }
  6101. spin_lock_bh(&tp->lock);
  6102. __tg3_set_mac_addr(tp, skip_mac_1);
  6103. spin_unlock_bh(&tp->lock);
  6104. return err;
  6105. }
  6106. /* tp->lock is held. */
  6107. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6108. dma_addr_t mapping, u32 maxlen_flags,
  6109. u32 nic_addr)
  6110. {
  6111. tg3_write_mem(tp,
  6112. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6113. ((u64) mapping >> 32));
  6114. tg3_write_mem(tp,
  6115. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6116. ((u64) mapping & 0xffffffff));
  6117. tg3_write_mem(tp,
  6118. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6119. maxlen_flags);
  6120. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6121. tg3_write_mem(tp,
  6122. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6123. nic_addr);
  6124. }
  6125. static void __tg3_set_rx_mode(struct net_device *);
  6126. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6127. {
  6128. int i;
  6129. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6130. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6131. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6132. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6133. } else {
  6134. tw32(HOSTCC_TXCOL_TICKS, 0);
  6135. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6136. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6137. }
  6138. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6139. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6140. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6141. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6142. } else {
  6143. tw32(HOSTCC_RXCOL_TICKS, 0);
  6144. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6145. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6146. }
  6147. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6148. u32 val = ec->stats_block_coalesce_usecs;
  6149. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6150. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6151. if (!netif_carrier_ok(tp->dev))
  6152. val = 0;
  6153. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6154. }
  6155. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6156. u32 reg;
  6157. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6158. tw32(reg, ec->rx_coalesce_usecs);
  6159. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6160. tw32(reg, ec->rx_max_coalesced_frames);
  6161. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6162. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6163. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6164. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6165. tw32(reg, ec->tx_coalesce_usecs);
  6166. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6167. tw32(reg, ec->tx_max_coalesced_frames);
  6168. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6169. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6170. }
  6171. }
  6172. for (; i < tp->irq_max - 1; i++) {
  6173. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6174. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6175. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6176. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6177. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6178. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6179. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6180. }
  6181. }
  6182. }
  6183. /* tp->lock is held. */
  6184. static void tg3_rings_reset(struct tg3 *tp)
  6185. {
  6186. int i;
  6187. u32 stblk, txrcb, rxrcb, limit;
  6188. struct tg3_napi *tnapi = &tp->napi[0];
  6189. /* Disable all transmit rings but the first. */
  6190. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6191. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6192. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6193. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6194. else
  6195. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6196. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6197. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6198. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6199. BDINFO_FLAGS_DISABLED);
  6200. /* Disable all receive return rings but the first. */
  6201. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6202. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6203. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6204. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6205. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6207. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6208. else
  6209. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6210. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6211. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6212. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6213. BDINFO_FLAGS_DISABLED);
  6214. /* Disable interrupts */
  6215. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6216. /* Zero mailbox registers. */
  6217. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6218. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6219. tp->napi[i].tx_prod = 0;
  6220. tp->napi[i].tx_cons = 0;
  6221. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6222. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6223. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6224. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6225. }
  6226. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6227. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6228. } else {
  6229. tp->napi[0].tx_prod = 0;
  6230. tp->napi[0].tx_cons = 0;
  6231. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6232. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6233. }
  6234. /* Make sure the NIC-based send BD rings are disabled. */
  6235. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6236. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6237. for (i = 0; i < 16; i++)
  6238. tw32_tx_mbox(mbox + i * 8, 0);
  6239. }
  6240. txrcb = NIC_SRAM_SEND_RCB;
  6241. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6242. /* Clear status block in ram. */
  6243. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6244. /* Set status block DMA address */
  6245. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6246. ((u64) tnapi->status_mapping >> 32));
  6247. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6248. ((u64) tnapi->status_mapping & 0xffffffff));
  6249. if (tnapi->tx_ring) {
  6250. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6251. (TG3_TX_RING_SIZE <<
  6252. BDINFO_FLAGS_MAXLEN_SHIFT),
  6253. NIC_SRAM_TX_BUFFER_DESC);
  6254. txrcb += TG3_BDINFO_SIZE;
  6255. }
  6256. if (tnapi->rx_rcb) {
  6257. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6258. (TG3_RX_RCB_RING_SIZE(tp) <<
  6259. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6260. rxrcb += TG3_BDINFO_SIZE;
  6261. }
  6262. stblk = HOSTCC_STATBLCK_RING1;
  6263. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6264. u64 mapping = (u64)tnapi->status_mapping;
  6265. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6266. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6267. /* Clear status block in ram. */
  6268. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6269. if (tnapi->tx_ring) {
  6270. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6271. (TG3_TX_RING_SIZE <<
  6272. BDINFO_FLAGS_MAXLEN_SHIFT),
  6273. NIC_SRAM_TX_BUFFER_DESC);
  6274. txrcb += TG3_BDINFO_SIZE;
  6275. }
  6276. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6277. (TG3_RX_RCB_RING_SIZE(tp) <<
  6278. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6279. stblk += 8;
  6280. rxrcb += TG3_BDINFO_SIZE;
  6281. }
  6282. }
  6283. /* tp->lock is held. */
  6284. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6285. {
  6286. u32 val, rdmac_mode;
  6287. int i, err, limit;
  6288. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6289. tg3_disable_ints(tp);
  6290. tg3_stop_fw(tp);
  6291. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6292. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6293. tg3_abort_hw(tp, 1);
  6294. if (reset_phy)
  6295. tg3_phy_reset(tp);
  6296. err = tg3_chip_reset(tp);
  6297. if (err)
  6298. return err;
  6299. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6300. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6301. val = tr32(TG3_CPMU_CTRL);
  6302. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6303. tw32(TG3_CPMU_CTRL, val);
  6304. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6305. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6306. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6307. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6308. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6309. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6310. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6311. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6312. val = tr32(TG3_CPMU_HST_ACC);
  6313. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6314. val |= CPMU_HST_ACC_MACCLK_6_25;
  6315. tw32(TG3_CPMU_HST_ACC, val);
  6316. }
  6317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6318. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6319. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6320. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6321. tw32(PCIE_PWR_MGMT_THRESH, val);
  6322. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6323. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6324. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6325. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6326. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6327. }
  6328. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6329. u32 grc_mode = tr32(GRC_MODE);
  6330. /* Access the lower 1K of PL PCIE block registers. */
  6331. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6332. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6333. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6334. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6335. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6336. tw32(GRC_MODE, grc_mode);
  6337. }
  6338. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6339. u32 grc_mode = tr32(GRC_MODE);
  6340. /* Access the lower 1K of PL PCIE block registers. */
  6341. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6342. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6343. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
  6344. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6345. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6346. tw32(GRC_MODE, grc_mode);
  6347. }
  6348. /* This works around an issue with Athlon chipsets on
  6349. * B3 tigon3 silicon. This bit has no effect on any
  6350. * other revision. But do not set this on PCI Express
  6351. * chips and don't even touch the clocks if the CPMU is present.
  6352. */
  6353. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6354. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6355. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6356. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6357. }
  6358. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6359. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6360. val = tr32(TG3PCI_PCISTATE);
  6361. val |= PCISTATE_RETRY_SAME_DMA;
  6362. tw32(TG3PCI_PCISTATE, val);
  6363. }
  6364. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6365. /* Allow reads and writes to the
  6366. * APE register and memory space.
  6367. */
  6368. val = tr32(TG3PCI_PCISTATE);
  6369. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6370. PCISTATE_ALLOW_APE_SHMEM_WR;
  6371. tw32(TG3PCI_PCISTATE, val);
  6372. }
  6373. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6374. /* Enable some hw fixes. */
  6375. val = tr32(TG3PCI_MSI_DATA);
  6376. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6377. tw32(TG3PCI_MSI_DATA, val);
  6378. }
  6379. /* Descriptor ring init may make accesses to the
  6380. * NIC SRAM area to setup the TX descriptors, so we
  6381. * can only do this after the hardware has been
  6382. * successfully reset.
  6383. */
  6384. err = tg3_init_rings(tp);
  6385. if (err)
  6386. return err;
  6387. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6388. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6389. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6390. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6391. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6392. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6393. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6394. /* This value is determined during the probe time DMA
  6395. * engine test, tg3_test_dma.
  6396. */
  6397. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6398. }
  6399. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6400. GRC_MODE_4X_NIC_SEND_RINGS |
  6401. GRC_MODE_NO_TX_PHDR_CSUM |
  6402. GRC_MODE_NO_RX_PHDR_CSUM);
  6403. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6404. /* Pseudo-header checksum is done by hardware logic and not
  6405. * the offload processers, so make the chip do the pseudo-
  6406. * header checksums on receive. For transmit it is more
  6407. * convenient to do the pseudo-header checksum in software
  6408. * as Linux does that on transmit for us in all cases.
  6409. */
  6410. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6411. tw32(GRC_MODE,
  6412. tp->grc_mode |
  6413. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6414. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6415. val = tr32(GRC_MISC_CFG);
  6416. val &= ~0xff;
  6417. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6418. tw32(GRC_MISC_CFG, val);
  6419. /* Initialize MBUF/DESC pool. */
  6420. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6421. /* Do nothing. */
  6422. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6423. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6425. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6426. else
  6427. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6428. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6429. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6430. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6431. int fw_len;
  6432. fw_len = tp->fw_len;
  6433. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6434. tw32(BUFMGR_MB_POOL_ADDR,
  6435. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6436. tw32(BUFMGR_MB_POOL_SIZE,
  6437. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6438. }
  6439. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6440. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6441. tp->bufmgr_config.mbuf_read_dma_low_water);
  6442. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6443. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6444. tw32(BUFMGR_MB_HIGH_WATER,
  6445. tp->bufmgr_config.mbuf_high_water);
  6446. } else {
  6447. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6448. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6449. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6450. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6451. tw32(BUFMGR_MB_HIGH_WATER,
  6452. tp->bufmgr_config.mbuf_high_water_jumbo);
  6453. }
  6454. tw32(BUFMGR_DMA_LOW_WATER,
  6455. tp->bufmgr_config.dma_low_water);
  6456. tw32(BUFMGR_DMA_HIGH_WATER,
  6457. tp->bufmgr_config.dma_high_water);
  6458. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6459. for (i = 0; i < 2000; i++) {
  6460. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6461. break;
  6462. udelay(10);
  6463. }
  6464. if (i >= 2000) {
  6465. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6466. return -ENODEV;
  6467. }
  6468. /* Setup replenish threshold. */
  6469. val = tp->rx_pending / 8;
  6470. if (val == 0)
  6471. val = 1;
  6472. else if (val > tp->rx_std_max_post)
  6473. val = tp->rx_std_max_post;
  6474. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6475. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6476. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6477. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6478. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6479. }
  6480. tw32(RCVBDI_STD_THRESH, val);
  6481. /* Initialize TG3_BDINFO's at:
  6482. * RCVDBDI_STD_BD: standard eth size rx ring
  6483. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6484. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6485. *
  6486. * like so:
  6487. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6488. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6489. * ring attribute flags
  6490. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6491. *
  6492. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6493. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6494. *
  6495. * The size of each ring is fixed in the firmware, but the location is
  6496. * configurable.
  6497. */
  6498. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6499. ((u64) tpr->rx_std_mapping >> 32));
  6500. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6501. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6502. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6503. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6504. NIC_SRAM_RX_BUFFER_DESC);
  6505. /* Disable the mini ring */
  6506. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6507. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6508. BDINFO_FLAGS_DISABLED);
  6509. /* Program the jumbo buffer descriptor ring control
  6510. * blocks on those devices that have them.
  6511. */
  6512. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6513. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6514. /* Setup replenish threshold. */
  6515. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6516. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6517. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6518. ((u64) tpr->rx_jmb_mapping >> 32));
  6519. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6520. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6521. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6522. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6523. BDINFO_FLAGS_USE_EXT_RECV);
  6524. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6525. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6526. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6527. } else {
  6528. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6529. BDINFO_FLAGS_DISABLED);
  6530. }
  6531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6532. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6533. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6534. (RX_STD_MAX_SIZE << 2);
  6535. else
  6536. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6537. } else
  6538. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6539. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6540. tpr->rx_std_prod_idx = tp->rx_pending;
  6541. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6542. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6543. tp->rx_jumbo_pending : 0;
  6544. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6546. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6547. tw32(STD_REPLENISH_LWM, 32);
  6548. tw32(JMB_REPLENISH_LWM, 16);
  6549. }
  6550. tg3_rings_reset(tp);
  6551. /* Initialize MAC address and backoff seed. */
  6552. __tg3_set_mac_addr(tp, 0);
  6553. /* MTU + ethernet header + FCS + optional VLAN tag */
  6554. tw32(MAC_RX_MTU_SIZE,
  6555. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6556. /* The slot time is changed by tg3_setup_phy if we
  6557. * run at gigabit with half duplex.
  6558. */
  6559. tw32(MAC_TX_LENGTHS,
  6560. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6561. (6 << TX_LENGTHS_IPG_SHIFT) |
  6562. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6563. /* Receive rules. */
  6564. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6565. tw32(RCVLPC_CONFIG, 0x0181);
  6566. /* Calculate RDMAC_MODE setting early, we need it to determine
  6567. * the RCVLPC_STATE_ENABLE mask.
  6568. */
  6569. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6570. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6571. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6572. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6573. RDMAC_MODE_LNGREAD_ENAB);
  6574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6575. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6576. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6577. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6578. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6579. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6580. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6581. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6582. /* If statement applies to 5705 and 5750 PCI devices only */
  6583. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6584. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6585. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6586. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6587. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6588. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6589. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6590. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6591. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6592. }
  6593. }
  6594. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6595. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6596. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6597. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6598. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6599. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6600. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6601. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6602. /* Receive/send statistics. */
  6603. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6604. val = tr32(RCVLPC_STATS_ENABLE);
  6605. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6606. tw32(RCVLPC_STATS_ENABLE, val);
  6607. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6608. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6609. val = tr32(RCVLPC_STATS_ENABLE);
  6610. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6611. tw32(RCVLPC_STATS_ENABLE, val);
  6612. } else {
  6613. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6614. }
  6615. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6616. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6617. tw32(SNDDATAI_STATSCTRL,
  6618. (SNDDATAI_SCTRL_ENABLE |
  6619. SNDDATAI_SCTRL_FASTUPD));
  6620. /* Setup host coalescing engine. */
  6621. tw32(HOSTCC_MODE, 0);
  6622. for (i = 0; i < 2000; i++) {
  6623. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6624. break;
  6625. udelay(10);
  6626. }
  6627. __tg3_set_coalesce(tp, &tp->coal);
  6628. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6629. /* Status/statistics block address. See tg3_timer,
  6630. * the tg3_periodic_fetch_stats call there, and
  6631. * tg3_get_stats to see how this works for 5705/5750 chips.
  6632. */
  6633. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6634. ((u64) tp->stats_mapping >> 32));
  6635. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6636. ((u64) tp->stats_mapping & 0xffffffff));
  6637. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6638. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6639. /* Clear statistics and status block memory areas */
  6640. for (i = NIC_SRAM_STATS_BLK;
  6641. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6642. i += sizeof(u32)) {
  6643. tg3_write_mem(tp, i, 0);
  6644. udelay(40);
  6645. }
  6646. }
  6647. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6648. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6649. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6650. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6651. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6652. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6653. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6654. /* reset to prevent losing 1st rx packet intermittently */
  6655. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6656. udelay(10);
  6657. }
  6658. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6659. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6660. else
  6661. tp->mac_mode = 0;
  6662. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6663. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6664. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6665. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6666. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6667. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6668. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6669. udelay(40);
  6670. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6671. * If TG3_FLG2_IS_NIC is zero, we should read the
  6672. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6673. * whether used as inputs or outputs, are set by boot code after
  6674. * reset.
  6675. */
  6676. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6677. u32 gpio_mask;
  6678. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6679. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6680. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6681. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6682. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6683. GRC_LCLCTRL_GPIO_OUTPUT3;
  6684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6685. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6686. tp->grc_local_ctrl &= ~gpio_mask;
  6687. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6688. /* GPIO1 must be driven high for eeprom write protect */
  6689. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6690. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6691. GRC_LCLCTRL_GPIO_OUTPUT1);
  6692. }
  6693. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6694. udelay(100);
  6695. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6696. val = tr32(MSGINT_MODE);
  6697. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6698. tw32(MSGINT_MODE, val);
  6699. }
  6700. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6701. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6702. udelay(40);
  6703. }
  6704. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6705. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6706. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6707. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6708. WDMAC_MODE_LNGREAD_ENAB);
  6709. /* If statement applies to 5705 and 5750 PCI devices only */
  6710. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6711. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6712. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6713. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6714. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6715. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6716. /* nothing */
  6717. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6718. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6719. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6720. val |= WDMAC_MODE_RX_ACCEL;
  6721. }
  6722. }
  6723. /* Enable host coalescing bug fix */
  6724. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6725. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6726. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6727. val |= WDMAC_MODE_BURST_ALL_DATA;
  6728. tw32_f(WDMAC_MODE, val);
  6729. udelay(40);
  6730. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6731. u16 pcix_cmd;
  6732. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6733. &pcix_cmd);
  6734. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6735. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6736. pcix_cmd |= PCI_X_CMD_READ_2K;
  6737. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6738. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6739. pcix_cmd |= PCI_X_CMD_READ_2K;
  6740. }
  6741. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6742. pcix_cmd);
  6743. }
  6744. tw32_f(RDMAC_MODE, rdmac_mode);
  6745. udelay(40);
  6746. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6747. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6748. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6749. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6750. tw32(SNDDATAC_MODE,
  6751. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6752. else
  6753. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6754. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6755. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6756. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6757. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6758. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6759. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6760. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6761. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6762. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6763. tw32(SNDBDI_MODE, val);
  6764. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6765. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6766. err = tg3_load_5701_a0_firmware_fix(tp);
  6767. if (err)
  6768. return err;
  6769. }
  6770. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6771. err = tg3_load_tso_firmware(tp);
  6772. if (err)
  6773. return err;
  6774. }
  6775. tp->tx_mode = TX_MODE_ENABLE;
  6776. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6777. udelay(100);
  6778. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6779. u32 reg = MAC_RSS_INDIR_TBL_0;
  6780. u8 *ent = (u8 *)&val;
  6781. /* Setup the indirection table */
  6782. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6783. int idx = i % sizeof(val);
  6784. ent[idx] = i % (tp->irq_cnt - 1);
  6785. if (idx == sizeof(val) - 1) {
  6786. tw32(reg, val);
  6787. reg += 4;
  6788. }
  6789. }
  6790. /* Setup the "secret" hash key. */
  6791. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6792. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6793. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6794. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6795. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6796. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6797. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6798. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6799. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6800. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6801. }
  6802. tp->rx_mode = RX_MODE_ENABLE;
  6803. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6804. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6805. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6806. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6807. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6808. RX_MODE_RSS_IPV6_HASH_EN |
  6809. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6810. RX_MODE_RSS_IPV4_HASH_EN |
  6811. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6812. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6813. udelay(10);
  6814. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6815. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6816. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6817. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6818. udelay(10);
  6819. }
  6820. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6821. udelay(10);
  6822. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6823. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6824. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6825. /* Set drive transmission level to 1.2V */
  6826. /* only if the signal pre-emphasis bit is not set */
  6827. val = tr32(MAC_SERDES_CFG);
  6828. val &= 0xfffff000;
  6829. val |= 0x880;
  6830. tw32(MAC_SERDES_CFG, val);
  6831. }
  6832. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6833. tw32(MAC_SERDES_CFG, 0x616000);
  6834. }
  6835. /* Prevent chip from dropping frames when flow control
  6836. * is enabled.
  6837. */
  6838. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6839. val = 1;
  6840. else
  6841. val = 2;
  6842. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6843. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6844. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6845. /* Use hardware link auto-negotiation */
  6846. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6847. }
  6848. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6849. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6850. u32 tmp;
  6851. tmp = tr32(SERDES_RX_CTRL);
  6852. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6853. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6854. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6855. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6856. }
  6857. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6858. if (tp->link_config.phy_is_low_power) {
  6859. tp->link_config.phy_is_low_power = 0;
  6860. tp->link_config.speed = tp->link_config.orig_speed;
  6861. tp->link_config.duplex = tp->link_config.orig_duplex;
  6862. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6863. }
  6864. err = tg3_setup_phy(tp, 0);
  6865. if (err)
  6866. return err;
  6867. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6868. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6869. u32 tmp;
  6870. /* Clear CRC stats. */
  6871. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6872. tg3_writephy(tp, MII_TG3_TEST1,
  6873. tmp | MII_TG3_TEST1_CRC_EN);
  6874. tg3_readphy(tp, 0x14, &tmp);
  6875. }
  6876. }
  6877. }
  6878. __tg3_set_rx_mode(tp->dev);
  6879. /* Initialize receive rules. */
  6880. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6881. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6882. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6883. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6884. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6885. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6886. limit = 8;
  6887. else
  6888. limit = 16;
  6889. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6890. limit -= 4;
  6891. switch (limit) {
  6892. case 16:
  6893. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6894. case 15:
  6895. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6896. case 14:
  6897. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6898. case 13:
  6899. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6900. case 12:
  6901. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6902. case 11:
  6903. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6904. case 10:
  6905. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6906. case 9:
  6907. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6908. case 8:
  6909. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6910. case 7:
  6911. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6912. case 6:
  6913. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6914. case 5:
  6915. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6916. case 4:
  6917. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6918. case 3:
  6919. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6920. case 2:
  6921. case 1:
  6922. default:
  6923. break;
  6924. }
  6925. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6926. /* Write our heartbeat update interval to APE. */
  6927. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6928. APE_HOST_HEARTBEAT_INT_DISABLE);
  6929. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6930. return 0;
  6931. }
  6932. /* Called at device open time to get the chip ready for
  6933. * packet processing. Invoked with tp->lock held.
  6934. */
  6935. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6936. {
  6937. tg3_switch_clocks(tp);
  6938. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6939. return tg3_reset_hw(tp, reset_phy);
  6940. }
  6941. #define TG3_STAT_ADD32(PSTAT, REG) \
  6942. do { u32 __val = tr32(REG); \
  6943. (PSTAT)->low += __val; \
  6944. if ((PSTAT)->low < __val) \
  6945. (PSTAT)->high += 1; \
  6946. } while (0)
  6947. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6948. {
  6949. struct tg3_hw_stats *sp = tp->hw_stats;
  6950. if (!netif_carrier_ok(tp->dev))
  6951. return;
  6952. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6953. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6954. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6955. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6956. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6957. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6958. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6959. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6960. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6961. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6962. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6963. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6964. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6965. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6966. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6967. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6968. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6969. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6970. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6971. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6972. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6973. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6974. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6975. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6976. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6977. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6978. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6979. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6980. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6981. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6982. }
  6983. static void tg3_timer(unsigned long __opaque)
  6984. {
  6985. struct tg3 *tp = (struct tg3 *) __opaque;
  6986. if (tp->irq_sync)
  6987. goto restart_timer;
  6988. spin_lock(&tp->lock);
  6989. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6990. /* All of this garbage is because when using non-tagged
  6991. * IRQ status the mailbox/status_block protocol the chip
  6992. * uses with the cpu is race prone.
  6993. */
  6994. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6995. tw32(GRC_LOCAL_CTRL,
  6996. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6997. } else {
  6998. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6999. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7000. }
  7001. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7002. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7003. spin_unlock(&tp->lock);
  7004. schedule_work(&tp->reset_task);
  7005. return;
  7006. }
  7007. }
  7008. /* This part only runs once per second. */
  7009. if (!--tp->timer_counter) {
  7010. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7011. tg3_periodic_fetch_stats(tp);
  7012. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7013. u32 mac_stat;
  7014. int phy_event;
  7015. mac_stat = tr32(MAC_STATUS);
  7016. phy_event = 0;
  7017. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7018. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7019. phy_event = 1;
  7020. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7021. phy_event = 1;
  7022. if (phy_event)
  7023. tg3_setup_phy(tp, 0);
  7024. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7025. u32 mac_stat = tr32(MAC_STATUS);
  7026. int need_setup = 0;
  7027. if (netif_carrier_ok(tp->dev) &&
  7028. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7029. need_setup = 1;
  7030. }
  7031. if (! netif_carrier_ok(tp->dev) &&
  7032. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7033. MAC_STATUS_SIGNAL_DET))) {
  7034. need_setup = 1;
  7035. }
  7036. if (need_setup) {
  7037. if (!tp->serdes_counter) {
  7038. tw32_f(MAC_MODE,
  7039. (tp->mac_mode &
  7040. ~MAC_MODE_PORT_MODE_MASK));
  7041. udelay(40);
  7042. tw32_f(MAC_MODE, tp->mac_mode);
  7043. udelay(40);
  7044. }
  7045. tg3_setup_phy(tp, 0);
  7046. }
  7047. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7048. tg3_serdes_parallel_detect(tp);
  7049. tp->timer_counter = tp->timer_multiplier;
  7050. }
  7051. /* Heartbeat is only sent once every 2 seconds.
  7052. *
  7053. * The heartbeat is to tell the ASF firmware that the host
  7054. * driver is still alive. In the event that the OS crashes,
  7055. * ASF needs to reset the hardware to free up the FIFO space
  7056. * that may be filled with rx packets destined for the host.
  7057. * If the FIFO is full, ASF will no longer function properly.
  7058. *
  7059. * Unintended resets have been reported on real time kernels
  7060. * where the timer doesn't run on time. Netpoll will also have
  7061. * same problem.
  7062. *
  7063. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7064. * to check the ring condition when the heartbeat is expiring
  7065. * before doing the reset. This will prevent most unintended
  7066. * resets.
  7067. */
  7068. if (!--tp->asf_counter) {
  7069. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7070. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7071. tg3_wait_for_event_ack(tp);
  7072. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7073. FWCMD_NICDRV_ALIVE3);
  7074. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7075. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7076. TG3_FW_UPDATE_TIMEOUT_SEC);
  7077. tg3_generate_fw_event(tp);
  7078. }
  7079. tp->asf_counter = tp->asf_multiplier;
  7080. }
  7081. spin_unlock(&tp->lock);
  7082. restart_timer:
  7083. tp->timer.expires = jiffies + tp->timer_offset;
  7084. add_timer(&tp->timer);
  7085. }
  7086. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7087. {
  7088. irq_handler_t fn;
  7089. unsigned long flags;
  7090. char *name;
  7091. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7092. if (tp->irq_cnt == 1)
  7093. name = tp->dev->name;
  7094. else {
  7095. name = &tnapi->irq_lbl[0];
  7096. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7097. name[IFNAMSIZ-1] = 0;
  7098. }
  7099. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7100. fn = tg3_msi;
  7101. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7102. fn = tg3_msi_1shot;
  7103. flags = IRQF_SAMPLE_RANDOM;
  7104. } else {
  7105. fn = tg3_interrupt;
  7106. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7107. fn = tg3_interrupt_tagged;
  7108. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7109. }
  7110. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7111. }
  7112. static int tg3_test_interrupt(struct tg3 *tp)
  7113. {
  7114. struct tg3_napi *tnapi = &tp->napi[0];
  7115. struct net_device *dev = tp->dev;
  7116. int err, i, intr_ok = 0;
  7117. u32 val;
  7118. if (!netif_running(dev))
  7119. return -ENODEV;
  7120. tg3_disable_ints(tp);
  7121. free_irq(tnapi->irq_vec, tnapi);
  7122. /*
  7123. * Turn off MSI one shot mode. Otherwise this test has no
  7124. * observable way to know whether the interrupt was delivered.
  7125. */
  7126. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7127. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7128. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7129. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7130. tw32(MSGINT_MODE, val);
  7131. }
  7132. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7133. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7134. if (err)
  7135. return err;
  7136. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7137. tg3_enable_ints(tp);
  7138. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7139. tnapi->coal_now);
  7140. for (i = 0; i < 5; i++) {
  7141. u32 int_mbox, misc_host_ctrl;
  7142. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7143. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7144. if ((int_mbox != 0) ||
  7145. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7146. intr_ok = 1;
  7147. break;
  7148. }
  7149. msleep(10);
  7150. }
  7151. tg3_disable_ints(tp);
  7152. free_irq(tnapi->irq_vec, tnapi);
  7153. err = tg3_request_irq(tp, 0);
  7154. if (err)
  7155. return err;
  7156. if (intr_ok) {
  7157. /* Reenable MSI one shot mode. */
  7158. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7159. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7160. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7161. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7162. tw32(MSGINT_MODE, val);
  7163. }
  7164. return 0;
  7165. }
  7166. return -EIO;
  7167. }
  7168. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7169. * successfully restored
  7170. */
  7171. static int tg3_test_msi(struct tg3 *tp)
  7172. {
  7173. int err;
  7174. u16 pci_cmd;
  7175. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7176. return 0;
  7177. /* Turn off SERR reporting in case MSI terminates with Master
  7178. * Abort.
  7179. */
  7180. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7181. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7182. pci_cmd & ~PCI_COMMAND_SERR);
  7183. err = tg3_test_interrupt(tp);
  7184. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7185. if (!err)
  7186. return 0;
  7187. /* other failures */
  7188. if (err != -EIO)
  7189. return err;
  7190. /* MSI test failed, go back to INTx mode */
  7191. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7192. "to INTx mode. Please report this failure to the PCI "
  7193. "maintainer and include system chipset information\n");
  7194. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7195. pci_disable_msi(tp->pdev);
  7196. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7197. err = tg3_request_irq(tp, 0);
  7198. if (err)
  7199. return err;
  7200. /* Need to reset the chip because the MSI cycle may have terminated
  7201. * with Master Abort.
  7202. */
  7203. tg3_full_lock(tp, 1);
  7204. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7205. err = tg3_init_hw(tp, 1);
  7206. tg3_full_unlock(tp);
  7207. if (err)
  7208. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7209. return err;
  7210. }
  7211. static int tg3_request_firmware(struct tg3 *tp)
  7212. {
  7213. const __be32 *fw_data;
  7214. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7215. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7216. tp->fw_needed);
  7217. return -ENOENT;
  7218. }
  7219. fw_data = (void *)tp->fw->data;
  7220. /* Firmware blob starts with version numbers, followed by
  7221. * start address and _full_ length including BSS sections
  7222. * (which must be longer than the actual data, of course
  7223. */
  7224. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7225. if (tp->fw_len < (tp->fw->size - 12)) {
  7226. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7227. tp->fw_len, tp->fw_needed);
  7228. release_firmware(tp->fw);
  7229. tp->fw = NULL;
  7230. return -EINVAL;
  7231. }
  7232. /* We no longer need firmware; we have it. */
  7233. tp->fw_needed = NULL;
  7234. return 0;
  7235. }
  7236. static bool tg3_enable_msix(struct tg3 *tp)
  7237. {
  7238. int i, rc, cpus = num_online_cpus();
  7239. struct msix_entry msix_ent[tp->irq_max];
  7240. if (cpus == 1)
  7241. /* Just fallback to the simpler MSI mode. */
  7242. return false;
  7243. /*
  7244. * We want as many rx rings enabled as there are cpus.
  7245. * The first MSIX vector only deals with link interrupts, etc,
  7246. * so we add one to the number of vectors we are requesting.
  7247. */
  7248. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7249. for (i = 0; i < tp->irq_max; i++) {
  7250. msix_ent[i].entry = i;
  7251. msix_ent[i].vector = 0;
  7252. }
  7253. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7254. if (rc != 0) {
  7255. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7256. return false;
  7257. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7258. return false;
  7259. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7260. tp->irq_cnt, rc);
  7261. tp->irq_cnt = rc;
  7262. }
  7263. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7264. for (i = 0; i < tp->irq_max; i++)
  7265. tp->napi[i].irq_vec = msix_ent[i].vector;
  7266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7267. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7268. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7269. } else
  7270. tp->dev->real_num_tx_queues = 1;
  7271. return true;
  7272. }
  7273. static void tg3_ints_init(struct tg3 *tp)
  7274. {
  7275. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7276. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7277. /* All MSI supporting chips should support tagged
  7278. * status. Assert that this is the case.
  7279. */
  7280. netdev_warn(tp->dev,
  7281. "MSI without TAGGED_STATUS? Not using MSI\n");
  7282. goto defcfg;
  7283. }
  7284. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7285. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7286. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7287. pci_enable_msi(tp->pdev) == 0)
  7288. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7289. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7290. u32 msi_mode = tr32(MSGINT_MODE);
  7291. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7292. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7293. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7294. }
  7295. defcfg:
  7296. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7297. tp->irq_cnt = 1;
  7298. tp->napi[0].irq_vec = tp->pdev->irq;
  7299. tp->dev->real_num_tx_queues = 1;
  7300. }
  7301. }
  7302. static void tg3_ints_fini(struct tg3 *tp)
  7303. {
  7304. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7305. pci_disable_msix(tp->pdev);
  7306. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7307. pci_disable_msi(tp->pdev);
  7308. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7309. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7310. }
  7311. static int tg3_open(struct net_device *dev)
  7312. {
  7313. struct tg3 *tp = netdev_priv(dev);
  7314. int i, err;
  7315. if (tp->fw_needed) {
  7316. err = tg3_request_firmware(tp);
  7317. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7318. if (err)
  7319. return err;
  7320. } else if (err) {
  7321. netdev_warn(tp->dev, "TSO capability disabled\n");
  7322. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7323. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7324. netdev_notice(tp->dev, "TSO capability restored\n");
  7325. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7326. }
  7327. }
  7328. netif_carrier_off(tp->dev);
  7329. err = tg3_set_power_state(tp, PCI_D0);
  7330. if (err)
  7331. return err;
  7332. tg3_full_lock(tp, 0);
  7333. tg3_disable_ints(tp);
  7334. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7335. tg3_full_unlock(tp);
  7336. /*
  7337. * Setup interrupts first so we know how
  7338. * many NAPI resources to allocate
  7339. */
  7340. tg3_ints_init(tp);
  7341. /* The placement of this call is tied
  7342. * to the setup and use of Host TX descriptors.
  7343. */
  7344. err = tg3_alloc_consistent(tp);
  7345. if (err)
  7346. goto err_out1;
  7347. tg3_napi_enable(tp);
  7348. for (i = 0; i < tp->irq_cnt; i++) {
  7349. struct tg3_napi *tnapi = &tp->napi[i];
  7350. err = tg3_request_irq(tp, i);
  7351. if (err) {
  7352. for (i--; i >= 0; i--)
  7353. free_irq(tnapi->irq_vec, tnapi);
  7354. break;
  7355. }
  7356. }
  7357. if (err)
  7358. goto err_out2;
  7359. tg3_full_lock(tp, 0);
  7360. err = tg3_init_hw(tp, 1);
  7361. if (err) {
  7362. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7363. tg3_free_rings(tp);
  7364. } else {
  7365. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7366. tp->timer_offset = HZ;
  7367. else
  7368. tp->timer_offset = HZ / 10;
  7369. BUG_ON(tp->timer_offset > HZ);
  7370. tp->timer_counter = tp->timer_multiplier =
  7371. (HZ / tp->timer_offset);
  7372. tp->asf_counter = tp->asf_multiplier =
  7373. ((HZ / tp->timer_offset) * 2);
  7374. init_timer(&tp->timer);
  7375. tp->timer.expires = jiffies + tp->timer_offset;
  7376. tp->timer.data = (unsigned long) tp;
  7377. tp->timer.function = tg3_timer;
  7378. }
  7379. tg3_full_unlock(tp);
  7380. if (err)
  7381. goto err_out3;
  7382. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7383. err = tg3_test_msi(tp);
  7384. if (err) {
  7385. tg3_full_lock(tp, 0);
  7386. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7387. tg3_free_rings(tp);
  7388. tg3_full_unlock(tp);
  7389. goto err_out2;
  7390. }
  7391. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7392. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7393. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7394. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7395. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7396. tw32(PCIE_TRANSACTION_CFG,
  7397. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7398. }
  7399. }
  7400. tg3_phy_start(tp);
  7401. tg3_full_lock(tp, 0);
  7402. add_timer(&tp->timer);
  7403. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7404. tg3_enable_ints(tp);
  7405. tg3_full_unlock(tp);
  7406. netif_tx_start_all_queues(dev);
  7407. return 0;
  7408. err_out3:
  7409. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7410. struct tg3_napi *tnapi = &tp->napi[i];
  7411. free_irq(tnapi->irq_vec, tnapi);
  7412. }
  7413. err_out2:
  7414. tg3_napi_disable(tp);
  7415. tg3_free_consistent(tp);
  7416. err_out1:
  7417. tg3_ints_fini(tp);
  7418. return err;
  7419. }
  7420. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7421. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7422. static int tg3_close(struct net_device *dev)
  7423. {
  7424. int i;
  7425. struct tg3 *tp = netdev_priv(dev);
  7426. tg3_napi_disable(tp);
  7427. cancel_work_sync(&tp->reset_task);
  7428. netif_tx_stop_all_queues(dev);
  7429. del_timer_sync(&tp->timer);
  7430. tg3_phy_stop(tp);
  7431. tg3_full_lock(tp, 1);
  7432. tg3_disable_ints(tp);
  7433. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7434. tg3_free_rings(tp);
  7435. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7436. tg3_full_unlock(tp);
  7437. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7438. struct tg3_napi *tnapi = &tp->napi[i];
  7439. free_irq(tnapi->irq_vec, tnapi);
  7440. }
  7441. tg3_ints_fini(tp);
  7442. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7443. sizeof(tp->net_stats_prev));
  7444. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7445. sizeof(tp->estats_prev));
  7446. tg3_free_consistent(tp);
  7447. tg3_set_power_state(tp, PCI_D3hot);
  7448. netif_carrier_off(tp->dev);
  7449. return 0;
  7450. }
  7451. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7452. {
  7453. unsigned long ret;
  7454. #if (BITS_PER_LONG == 32)
  7455. ret = val->low;
  7456. #else
  7457. ret = ((u64)val->high << 32) | ((u64)val->low);
  7458. #endif
  7459. return ret;
  7460. }
  7461. static inline u64 get_estat64(tg3_stat64_t *val)
  7462. {
  7463. return ((u64)val->high << 32) | ((u64)val->low);
  7464. }
  7465. static unsigned long calc_crc_errors(struct tg3 *tp)
  7466. {
  7467. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7468. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7469. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7470. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7471. u32 val;
  7472. spin_lock_bh(&tp->lock);
  7473. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7474. tg3_writephy(tp, MII_TG3_TEST1,
  7475. val | MII_TG3_TEST1_CRC_EN);
  7476. tg3_readphy(tp, 0x14, &val);
  7477. } else
  7478. val = 0;
  7479. spin_unlock_bh(&tp->lock);
  7480. tp->phy_crc_errors += val;
  7481. return tp->phy_crc_errors;
  7482. }
  7483. return get_stat64(&hw_stats->rx_fcs_errors);
  7484. }
  7485. #define ESTAT_ADD(member) \
  7486. estats->member = old_estats->member + \
  7487. get_estat64(&hw_stats->member)
  7488. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7489. {
  7490. struct tg3_ethtool_stats *estats = &tp->estats;
  7491. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7492. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7493. if (!hw_stats)
  7494. return old_estats;
  7495. ESTAT_ADD(rx_octets);
  7496. ESTAT_ADD(rx_fragments);
  7497. ESTAT_ADD(rx_ucast_packets);
  7498. ESTAT_ADD(rx_mcast_packets);
  7499. ESTAT_ADD(rx_bcast_packets);
  7500. ESTAT_ADD(rx_fcs_errors);
  7501. ESTAT_ADD(rx_align_errors);
  7502. ESTAT_ADD(rx_xon_pause_rcvd);
  7503. ESTAT_ADD(rx_xoff_pause_rcvd);
  7504. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7505. ESTAT_ADD(rx_xoff_entered);
  7506. ESTAT_ADD(rx_frame_too_long_errors);
  7507. ESTAT_ADD(rx_jabbers);
  7508. ESTAT_ADD(rx_undersize_packets);
  7509. ESTAT_ADD(rx_in_length_errors);
  7510. ESTAT_ADD(rx_out_length_errors);
  7511. ESTAT_ADD(rx_64_or_less_octet_packets);
  7512. ESTAT_ADD(rx_65_to_127_octet_packets);
  7513. ESTAT_ADD(rx_128_to_255_octet_packets);
  7514. ESTAT_ADD(rx_256_to_511_octet_packets);
  7515. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7516. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7517. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7518. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7519. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7520. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7521. ESTAT_ADD(tx_octets);
  7522. ESTAT_ADD(tx_collisions);
  7523. ESTAT_ADD(tx_xon_sent);
  7524. ESTAT_ADD(tx_xoff_sent);
  7525. ESTAT_ADD(tx_flow_control);
  7526. ESTAT_ADD(tx_mac_errors);
  7527. ESTAT_ADD(tx_single_collisions);
  7528. ESTAT_ADD(tx_mult_collisions);
  7529. ESTAT_ADD(tx_deferred);
  7530. ESTAT_ADD(tx_excessive_collisions);
  7531. ESTAT_ADD(tx_late_collisions);
  7532. ESTAT_ADD(tx_collide_2times);
  7533. ESTAT_ADD(tx_collide_3times);
  7534. ESTAT_ADD(tx_collide_4times);
  7535. ESTAT_ADD(tx_collide_5times);
  7536. ESTAT_ADD(tx_collide_6times);
  7537. ESTAT_ADD(tx_collide_7times);
  7538. ESTAT_ADD(tx_collide_8times);
  7539. ESTAT_ADD(tx_collide_9times);
  7540. ESTAT_ADD(tx_collide_10times);
  7541. ESTAT_ADD(tx_collide_11times);
  7542. ESTAT_ADD(tx_collide_12times);
  7543. ESTAT_ADD(tx_collide_13times);
  7544. ESTAT_ADD(tx_collide_14times);
  7545. ESTAT_ADD(tx_collide_15times);
  7546. ESTAT_ADD(tx_ucast_packets);
  7547. ESTAT_ADD(tx_mcast_packets);
  7548. ESTAT_ADD(tx_bcast_packets);
  7549. ESTAT_ADD(tx_carrier_sense_errors);
  7550. ESTAT_ADD(tx_discards);
  7551. ESTAT_ADD(tx_errors);
  7552. ESTAT_ADD(dma_writeq_full);
  7553. ESTAT_ADD(dma_write_prioq_full);
  7554. ESTAT_ADD(rxbds_empty);
  7555. ESTAT_ADD(rx_discards);
  7556. ESTAT_ADD(rx_errors);
  7557. ESTAT_ADD(rx_threshold_hit);
  7558. ESTAT_ADD(dma_readq_full);
  7559. ESTAT_ADD(dma_read_prioq_full);
  7560. ESTAT_ADD(tx_comp_queue_full);
  7561. ESTAT_ADD(ring_set_send_prod_index);
  7562. ESTAT_ADD(ring_status_update);
  7563. ESTAT_ADD(nic_irqs);
  7564. ESTAT_ADD(nic_avoided_irqs);
  7565. ESTAT_ADD(nic_tx_threshold_hit);
  7566. return estats;
  7567. }
  7568. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7569. {
  7570. struct tg3 *tp = netdev_priv(dev);
  7571. struct net_device_stats *stats = &tp->net_stats;
  7572. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7573. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7574. if (!hw_stats)
  7575. return old_stats;
  7576. stats->rx_packets = old_stats->rx_packets +
  7577. get_stat64(&hw_stats->rx_ucast_packets) +
  7578. get_stat64(&hw_stats->rx_mcast_packets) +
  7579. get_stat64(&hw_stats->rx_bcast_packets);
  7580. stats->tx_packets = old_stats->tx_packets +
  7581. get_stat64(&hw_stats->tx_ucast_packets) +
  7582. get_stat64(&hw_stats->tx_mcast_packets) +
  7583. get_stat64(&hw_stats->tx_bcast_packets);
  7584. stats->rx_bytes = old_stats->rx_bytes +
  7585. get_stat64(&hw_stats->rx_octets);
  7586. stats->tx_bytes = old_stats->tx_bytes +
  7587. get_stat64(&hw_stats->tx_octets);
  7588. stats->rx_errors = old_stats->rx_errors +
  7589. get_stat64(&hw_stats->rx_errors);
  7590. stats->tx_errors = old_stats->tx_errors +
  7591. get_stat64(&hw_stats->tx_errors) +
  7592. get_stat64(&hw_stats->tx_mac_errors) +
  7593. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7594. get_stat64(&hw_stats->tx_discards);
  7595. stats->multicast = old_stats->multicast +
  7596. get_stat64(&hw_stats->rx_mcast_packets);
  7597. stats->collisions = old_stats->collisions +
  7598. get_stat64(&hw_stats->tx_collisions);
  7599. stats->rx_length_errors = old_stats->rx_length_errors +
  7600. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7601. get_stat64(&hw_stats->rx_undersize_packets);
  7602. stats->rx_over_errors = old_stats->rx_over_errors +
  7603. get_stat64(&hw_stats->rxbds_empty);
  7604. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7605. get_stat64(&hw_stats->rx_align_errors);
  7606. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7607. get_stat64(&hw_stats->tx_discards);
  7608. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7609. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7610. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7611. calc_crc_errors(tp);
  7612. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7613. get_stat64(&hw_stats->rx_discards);
  7614. return stats;
  7615. }
  7616. static inline u32 calc_crc(unsigned char *buf, int len)
  7617. {
  7618. u32 reg;
  7619. u32 tmp;
  7620. int j, k;
  7621. reg = 0xffffffff;
  7622. for (j = 0; j < len; j++) {
  7623. reg ^= buf[j];
  7624. for (k = 0; k < 8; k++) {
  7625. tmp = reg & 0x01;
  7626. reg >>= 1;
  7627. if (tmp)
  7628. reg ^= 0xedb88320;
  7629. }
  7630. }
  7631. return ~reg;
  7632. }
  7633. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7634. {
  7635. /* accept or reject all multicast frames */
  7636. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7637. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7638. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7639. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7640. }
  7641. static void __tg3_set_rx_mode(struct net_device *dev)
  7642. {
  7643. struct tg3 *tp = netdev_priv(dev);
  7644. u32 rx_mode;
  7645. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7646. RX_MODE_KEEP_VLAN_TAG);
  7647. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7648. * flag clear.
  7649. */
  7650. #if TG3_VLAN_TAG_USED
  7651. if (!tp->vlgrp &&
  7652. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7653. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7654. #else
  7655. /* By definition, VLAN is disabled always in this
  7656. * case.
  7657. */
  7658. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7659. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7660. #endif
  7661. if (dev->flags & IFF_PROMISC) {
  7662. /* Promiscuous mode. */
  7663. rx_mode |= RX_MODE_PROMISC;
  7664. } else if (dev->flags & IFF_ALLMULTI) {
  7665. /* Accept all multicast. */
  7666. tg3_set_multi (tp, 1);
  7667. } else if (netdev_mc_empty(dev)) {
  7668. /* Reject all multicast. */
  7669. tg3_set_multi (tp, 0);
  7670. } else {
  7671. /* Accept one or more multicast(s). */
  7672. struct netdev_hw_addr *ha;
  7673. u32 mc_filter[4] = { 0, };
  7674. u32 regidx;
  7675. u32 bit;
  7676. u32 crc;
  7677. netdev_for_each_mc_addr(ha, dev) {
  7678. crc = calc_crc(ha->addr, ETH_ALEN);
  7679. bit = ~crc & 0x7f;
  7680. regidx = (bit & 0x60) >> 5;
  7681. bit &= 0x1f;
  7682. mc_filter[regidx] |= (1 << bit);
  7683. }
  7684. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7685. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7686. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7687. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7688. }
  7689. if (rx_mode != tp->rx_mode) {
  7690. tp->rx_mode = rx_mode;
  7691. tw32_f(MAC_RX_MODE, rx_mode);
  7692. udelay(10);
  7693. }
  7694. }
  7695. static void tg3_set_rx_mode(struct net_device *dev)
  7696. {
  7697. struct tg3 *tp = netdev_priv(dev);
  7698. if (!netif_running(dev))
  7699. return;
  7700. tg3_full_lock(tp, 0);
  7701. __tg3_set_rx_mode(dev);
  7702. tg3_full_unlock(tp);
  7703. }
  7704. #define TG3_REGDUMP_LEN (32 * 1024)
  7705. static int tg3_get_regs_len(struct net_device *dev)
  7706. {
  7707. return TG3_REGDUMP_LEN;
  7708. }
  7709. static void tg3_get_regs(struct net_device *dev,
  7710. struct ethtool_regs *regs, void *_p)
  7711. {
  7712. u32 *p = _p;
  7713. struct tg3 *tp = netdev_priv(dev);
  7714. u8 *orig_p = _p;
  7715. int i;
  7716. regs->version = 0;
  7717. memset(p, 0, TG3_REGDUMP_LEN);
  7718. if (tp->link_config.phy_is_low_power)
  7719. return;
  7720. tg3_full_lock(tp, 0);
  7721. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7722. #define GET_REG32_LOOP(base,len) \
  7723. do { p = (u32 *)(orig_p + (base)); \
  7724. for (i = 0; i < len; i += 4) \
  7725. __GET_REG32((base) + i); \
  7726. } while (0)
  7727. #define GET_REG32_1(reg) \
  7728. do { p = (u32 *)(orig_p + (reg)); \
  7729. __GET_REG32((reg)); \
  7730. } while (0)
  7731. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7732. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7733. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7734. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7735. GET_REG32_1(SNDDATAC_MODE);
  7736. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7737. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7738. GET_REG32_1(SNDBDC_MODE);
  7739. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7740. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7741. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7742. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7743. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7744. GET_REG32_1(RCVDCC_MODE);
  7745. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7746. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7747. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7748. GET_REG32_1(MBFREE_MODE);
  7749. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7750. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7751. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7752. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7753. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7754. GET_REG32_1(RX_CPU_MODE);
  7755. GET_REG32_1(RX_CPU_STATE);
  7756. GET_REG32_1(RX_CPU_PGMCTR);
  7757. GET_REG32_1(RX_CPU_HWBKPT);
  7758. GET_REG32_1(TX_CPU_MODE);
  7759. GET_REG32_1(TX_CPU_STATE);
  7760. GET_REG32_1(TX_CPU_PGMCTR);
  7761. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7762. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7763. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7764. GET_REG32_1(DMAC_MODE);
  7765. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7766. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7767. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7768. #undef __GET_REG32
  7769. #undef GET_REG32_LOOP
  7770. #undef GET_REG32_1
  7771. tg3_full_unlock(tp);
  7772. }
  7773. static int tg3_get_eeprom_len(struct net_device *dev)
  7774. {
  7775. struct tg3 *tp = netdev_priv(dev);
  7776. return tp->nvram_size;
  7777. }
  7778. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7779. {
  7780. struct tg3 *tp = netdev_priv(dev);
  7781. int ret;
  7782. u8 *pd;
  7783. u32 i, offset, len, b_offset, b_count;
  7784. __be32 val;
  7785. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7786. return -EINVAL;
  7787. if (tp->link_config.phy_is_low_power)
  7788. return -EAGAIN;
  7789. offset = eeprom->offset;
  7790. len = eeprom->len;
  7791. eeprom->len = 0;
  7792. eeprom->magic = TG3_EEPROM_MAGIC;
  7793. if (offset & 3) {
  7794. /* adjustments to start on required 4 byte boundary */
  7795. b_offset = offset & 3;
  7796. b_count = 4 - b_offset;
  7797. if (b_count > len) {
  7798. /* i.e. offset=1 len=2 */
  7799. b_count = len;
  7800. }
  7801. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7802. if (ret)
  7803. return ret;
  7804. memcpy(data, ((char*)&val) + b_offset, b_count);
  7805. len -= b_count;
  7806. offset += b_count;
  7807. eeprom->len += b_count;
  7808. }
  7809. /* read bytes upto the last 4 byte boundary */
  7810. pd = &data[eeprom->len];
  7811. for (i = 0; i < (len - (len & 3)); i += 4) {
  7812. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7813. if (ret) {
  7814. eeprom->len += i;
  7815. return ret;
  7816. }
  7817. memcpy(pd + i, &val, 4);
  7818. }
  7819. eeprom->len += i;
  7820. if (len & 3) {
  7821. /* read last bytes not ending on 4 byte boundary */
  7822. pd = &data[eeprom->len];
  7823. b_count = len & 3;
  7824. b_offset = offset + len - b_count;
  7825. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7826. if (ret)
  7827. return ret;
  7828. memcpy(pd, &val, b_count);
  7829. eeprom->len += b_count;
  7830. }
  7831. return 0;
  7832. }
  7833. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7834. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7835. {
  7836. struct tg3 *tp = netdev_priv(dev);
  7837. int ret;
  7838. u32 offset, len, b_offset, odd_len;
  7839. u8 *buf;
  7840. __be32 start, end;
  7841. if (tp->link_config.phy_is_low_power)
  7842. return -EAGAIN;
  7843. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7844. eeprom->magic != TG3_EEPROM_MAGIC)
  7845. return -EINVAL;
  7846. offset = eeprom->offset;
  7847. len = eeprom->len;
  7848. if ((b_offset = (offset & 3))) {
  7849. /* adjustments to start on required 4 byte boundary */
  7850. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7851. if (ret)
  7852. return ret;
  7853. len += b_offset;
  7854. offset &= ~3;
  7855. if (len < 4)
  7856. len = 4;
  7857. }
  7858. odd_len = 0;
  7859. if (len & 3) {
  7860. /* adjustments to end on required 4 byte boundary */
  7861. odd_len = 1;
  7862. len = (len + 3) & ~3;
  7863. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7864. if (ret)
  7865. return ret;
  7866. }
  7867. buf = data;
  7868. if (b_offset || odd_len) {
  7869. buf = kmalloc(len, GFP_KERNEL);
  7870. if (!buf)
  7871. return -ENOMEM;
  7872. if (b_offset)
  7873. memcpy(buf, &start, 4);
  7874. if (odd_len)
  7875. memcpy(buf+len-4, &end, 4);
  7876. memcpy(buf + b_offset, data, eeprom->len);
  7877. }
  7878. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7879. if (buf != data)
  7880. kfree(buf);
  7881. return ret;
  7882. }
  7883. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7884. {
  7885. struct tg3 *tp = netdev_priv(dev);
  7886. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7887. struct phy_device *phydev;
  7888. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7889. return -EAGAIN;
  7890. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7891. return phy_ethtool_gset(phydev, cmd);
  7892. }
  7893. cmd->supported = (SUPPORTED_Autoneg);
  7894. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7895. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7896. SUPPORTED_1000baseT_Full);
  7897. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7898. cmd->supported |= (SUPPORTED_100baseT_Half |
  7899. SUPPORTED_100baseT_Full |
  7900. SUPPORTED_10baseT_Half |
  7901. SUPPORTED_10baseT_Full |
  7902. SUPPORTED_TP);
  7903. cmd->port = PORT_TP;
  7904. } else {
  7905. cmd->supported |= SUPPORTED_FIBRE;
  7906. cmd->port = PORT_FIBRE;
  7907. }
  7908. cmd->advertising = tp->link_config.advertising;
  7909. if (netif_running(dev)) {
  7910. cmd->speed = tp->link_config.active_speed;
  7911. cmd->duplex = tp->link_config.active_duplex;
  7912. }
  7913. cmd->phy_address = tp->phy_addr;
  7914. cmd->transceiver = XCVR_INTERNAL;
  7915. cmd->autoneg = tp->link_config.autoneg;
  7916. cmd->maxtxpkt = 0;
  7917. cmd->maxrxpkt = 0;
  7918. return 0;
  7919. }
  7920. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7921. {
  7922. struct tg3 *tp = netdev_priv(dev);
  7923. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7924. struct phy_device *phydev;
  7925. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7926. return -EAGAIN;
  7927. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7928. return phy_ethtool_sset(phydev, cmd);
  7929. }
  7930. if (cmd->autoneg != AUTONEG_ENABLE &&
  7931. cmd->autoneg != AUTONEG_DISABLE)
  7932. return -EINVAL;
  7933. if (cmd->autoneg == AUTONEG_DISABLE &&
  7934. cmd->duplex != DUPLEX_FULL &&
  7935. cmd->duplex != DUPLEX_HALF)
  7936. return -EINVAL;
  7937. if (cmd->autoneg == AUTONEG_ENABLE) {
  7938. u32 mask = ADVERTISED_Autoneg |
  7939. ADVERTISED_Pause |
  7940. ADVERTISED_Asym_Pause;
  7941. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7942. mask |= ADVERTISED_1000baseT_Half |
  7943. ADVERTISED_1000baseT_Full;
  7944. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7945. mask |= ADVERTISED_100baseT_Half |
  7946. ADVERTISED_100baseT_Full |
  7947. ADVERTISED_10baseT_Half |
  7948. ADVERTISED_10baseT_Full |
  7949. ADVERTISED_TP;
  7950. else
  7951. mask |= ADVERTISED_FIBRE;
  7952. if (cmd->advertising & ~mask)
  7953. return -EINVAL;
  7954. mask &= (ADVERTISED_1000baseT_Half |
  7955. ADVERTISED_1000baseT_Full |
  7956. ADVERTISED_100baseT_Half |
  7957. ADVERTISED_100baseT_Full |
  7958. ADVERTISED_10baseT_Half |
  7959. ADVERTISED_10baseT_Full);
  7960. cmd->advertising &= mask;
  7961. } else {
  7962. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7963. if (cmd->speed != SPEED_1000)
  7964. return -EINVAL;
  7965. if (cmd->duplex != DUPLEX_FULL)
  7966. return -EINVAL;
  7967. } else {
  7968. if (cmd->speed != SPEED_100 &&
  7969. cmd->speed != SPEED_10)
  7970. return -EINVAL;
  7971. }
  7972. }
  7973. tg3_full_lock(tp, 0);
  7974. tp->link_config.autoneg = cmd->autoneg;
  7975. if (cmd->autoneg == AUTONEG_ENABLE) {
  7976. tp->link_config.advertising = (cmd->advertising |
  7977. ADVERTISED_Autoneg);
  7978. tp->link_config.speed = SPEED_INVALID;
  7979. tp->link_config.duplex = DUPLEX_INVALID;
  7980. } else {
  7981. tp->link_config.advertising = 0;
  7982. tp->link_config.speed = cmd->speed;
  7983. tp->link_config.duplex = cmd->duplex;
  7984. }
  7985. tp->link_config.orig_speed = tp->link_config.speed;
  7986. tp->link_config.orig_duplex = tp->link_config.duplex;
  7987. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7988. if (netif_running(dev))
  7989. tg3_setup_phy(tp, 1);
  7990. tg3_full_unlock(tp);
  7991. return 0;
  7992. }
  7993. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7994. {
  7995. struct tg3 *tp = netdev_priv(dev);
  7996. strcpy(info->driver, DRV_MODULE_NAME);
  7997. strcpy(info->version, DRV_MODULE_VERSION);
  7998. strcpy(info->fw_version, tp->fw_ver);
  7999. strcpy(info->bus_info, pci_name(tp->pdev));
  8000. }
  8001. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8002. {
  8003. struct tg3 *tp = netdev_priv(dev);
  8004. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8005. device_can_wakeup(&tp->pdev->dev))
  8006. wol->supported = WAKE_MAGIC;
  8007. else
  8008. wol->supported = 0;
  8009. wol->wolopts = 0;
  8010. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8011. device_can_wakeup(&tp->pdev->dev))
  8012. wol->wolopts = WAKE_MAGIC;
  8013. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8014. }
  8015. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8016. {
  8017. struct tg3 *tp = netdev_priv(dev);
  8018. struct device *dp = &tp->pdev->dev;
  8019. if (wol->wolopts & ~WAKE_MAGIC)
  8020. return -EINVAL;
  8021. if ((wol->wolopts & WAKE_MAGIC) &&
  8022. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8023. return -EINVAL;
  8024. spin_lock_bh(&tp->lock);
  8025. if (wol->wolopts & WAKE_MAGIC) {
  8026. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8027. device_set_wakeup_enable(dp, true);
  8028. } else {
  8029. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8030. device_set_wakeup_enable(dp, false);
  8031. }
  8032. spin_unlock_bh(&tp->lock);
  8033. return 0;
  8034. }
  8035. static u32 tg3_get_msglevel(struct net_device *dev)
  8036. {
  8037. struct tg3 *tp = netdev_priv(dev);
  8038. return tp->msg_enable;
  8039. }
  8040. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8041. {
  8042. struct tg3 *tp = netdev_priv(dev);
  8043. tp->msg_enable = value;
  8044. }
  8045. static int tg3_set_tso(struct net_device *dev, u32 value)
  8046. {
  8047. struct tg3 *tp = netdev_priv(dev);
  8048. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8049. if (value)
  8050. return -EINVAL;
  8051. return 0;
  8052. }
  8053. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8054. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8055. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8056. if (value) {
  8057. dev->features |= NETIF_F_TSO6;
  8058. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8059. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8060. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8061. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8062. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8063. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8064. dev->features |= NETIF_F_TSO_ECN;
  8065. } else
  8066. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8067. }
  8068. return ethtool_op_set_tso(dev, value);
  8069. }
  8070. static int tg3_nway_reset(struct net_device *dev)
  8071. {
  8072. struct tg3 *tp = netdev_priv(dev);
  8073. int r;
  8074. if (!netif_running(dev))
  8075. return -EAGAIN;
  8076. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8077. return -EINVAL;
  8078. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8079. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8080. return -EAGAIN;
  8081. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8082. } else {
  8083. u32 bmcr;
  8084. spin_lock_bh(&tp->lock);
  8085. r = -EINVAL;
  8086. tg3_readphy(tp, MII_BMCR, &bmcr);
  8087. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8088. ((bmcr & BMCR_ANENABLE) ||
  8089. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8090. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8091. BMCR_ANENABLE);
  8092. r = 0;
  8093. }
  8094. spin_unlock_bh(&tp->lock);
  8095. }
  8096. return r;
  8097. }
  8098. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8099. {
  8100. struct tg3 *tp = netdev_priv(dev);
  8101. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8102. ering->rx_mini_max_pending = 0;
  8103. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8104. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8105. else
  8106. ering->rx_jumbo_max_pending = 0;
  8107. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8108. ering->rx_pending = tp->rx_pending;
  8109. ering->rx_mini_pending = 0;
  8110. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8111. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8112. else
  8113. ering->rx_jumbo_pending = 0;
  8114. ering->tx_pending = tp->napi[0].tx_pending;
  8115. }
  8116. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8117. {
  8118. struct tg3 *tp = netdev_priv(dev);
  8119. int i, irq_sync = 0, err = 0;
  8120. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8121. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8122. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8123. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8124. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8125. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8126. return -EINVAL;
  8127. if (netif_running(dev)) {
  8128. tg3_phy_stop(tp);
  8129. tg3_netif_stop(tp);
  8130. irq_sync = 1;
  8131. }
  8132. tg3_full_lock(tp, irq_sync);
  8133. tp->rx_pending = ering->rx_pending;
  8134. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8135. tp->rx_pending > 63)
  8136. tp->rx_pending = 63;
  8137. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8138. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8139. tp->napi[i].tx_pending = ering->tx_pending;
  8140. if (netif_running(dev)) {
  8141. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8142. err = tg3_restart_hw(tp, 1);
  8143. if (!err)
  8144. tg3_netif_start(tp);
  8145. }
  8146. tg3_full_unlock(tp);
  8147. if (irq_sync && !err)
  8148. tg3_phy_start(tp);
  8149. return err;
  8150. }
  8151. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8152. {
  8153. struct tg3 *tp = netdev_priv(dev);
  8154. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8155. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8156. epause->rx_pause = 1;
  8157. else
  8158. epause->rx_pause = 0;
  8159. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8160. epause->tx_pause = 1;
  8161. else
  8162. epause->tx_pause = 0;
  8163. }
  8164. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8165. {
  8166. struct tg3 *tp = netdev_priv(dev);
  8167. int err = 0;
  8168. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8169. u32 newadv;
  8170. struct phy_device *phydev;
  8171. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8172. if (!(phydev->supported & SUPPORTED_Pause) ||
  8173. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8174. ((epause->rx_pause && !epause->tx_pause) ||
  8175. (!epause->rx_pause && epause->tx_pause))))
  8176. return -EINVAL;
  8177. tp->link_config.flowctrl = 0;
  8178. if (epause->rx_pause) {
  8179. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8180. if (epause->tx_pause) {
  8181. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8182. newadv = ADVERTISED_Pause;
  8183. } else
  8184. newadv = ADVERTISED_Pause |
  8185. ADVERTISED_Asym_Pause;
  8186. } else if (epause->tx_pause) {
  8187. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8188. newadv = ADVERTISED_Asym_Pause;
  8189. } else
  8190. newadv = 0;
  8191. if (epause->autoneg)
  8192. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8193. else
  8194. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8195. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8196. u32 oldadv = phydev->advertising &
  8197. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8198. if (oldadv != newadv) {
  8199. phydev->advertising &=
  8200. ~(ADVERTISED_Pause |
  8201. ADVERTISED_Asym_Pause);
  8202. phydev->advertising |= newadv;
  8203. if (phydev->autoneg) {
  8204. /*
  8205. * Always renegotiate the link to
  8206. * inform our link partner of our
  8207. * flow control settings, even if the
  8208. * flow control is forced. Let
  8209. * tg3_adjust_link() do the final
  8210. * flow control setup.
  8211. */
  8212. return phy_start_aneg(phydev);
  8213. }
  8214. }
  8215. if (!epause->autoneg)
  8216. tg3_setup_flow_control(tp, 0, 0);
  8217. } else {
  8218. tp->link_config.orig_advertising &=
  8219. ~(ADVERTISED_Pause |
  8220. ADVERTISED_Asym_Pause);
  8221. tp->link_config.orig_advertising |= newadv;
  8222. }
  8223. } else {
  8224. int irq_sync = 0;
  8225. if (netif_running(dev)) {
  8226. tg3_netif_stop(tp);
  8227. irq_sync = 1;
  8228. }
  8229. tg3_full_lock(tp, irq_sync);
  8230. if (epause->autoneg)
  8231. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8232. else
  8233. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8234. if (epause->rx_pause)
  8235. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8236. else
  8237. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8238. if (epause->tx_pause)
  8239. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8240. else
  8241. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8242. if (netif_running(dev)) {
  8243. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8244. err = tg3_restart_hw(tp, 1);
  8245. if (!err)
  8246. tg3_netif_start(tp);
  8247. }
  8248. tg3_full_unlock(tp);
  8249. }
  8250. return err;
  8251. }
  8252. static u32 tg3_get_rx_csum(struct net_device *dev)
  8253. {
  8254. struct tg3 *tp = netdev_priv(dev);
  8255. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8256. }
  8257. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8258. {
  8259. struct tg3 *tp = netdev_priv(dev);
  8260. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8261. if (data != 0)
  8262. return -EINVAL;
  8263. return 0;
  8264. }
  8265. spin_lock_bh(&tp->lock);
  8266. if (data)
  8267. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8268. else
  8269. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8270. spin_unlock_bh(&tp->lock);
  8271. return 0;
  8272. }
  8273. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8274. {
  8275. struct tg3 *tp = netdev_priv(dev);
  8276. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8277. if (data != 0)
  8278. return -EINVAL;
  8279. return 0;
  8280. }
  8281. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8282. ethtool_op_set_tx_ipv6_csum(dev, data);
  8283. else
  8284. ethtool_op_set_tx_csum(dev, data);
  8285. return 0;
  8286. }
  8287. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8288. {
  8289. switch (sset) {
  8290. case ETH_SS_TEST:
  8291. return TG3_NUM_TEST;
  8292. case ETH_SS_STATS:
  8293. return TG3_NUM_STATS;
  8294. default:
  8295. return -EOPNOTSUPP;
  8296. }
  8297. }
  8298. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8299. {
  8300. switch (stringset) {
  8301. case ETH_SS_STATS:
  8302. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8303. break;
  8304. case ETH_SS_TEST:
  8305. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8306. break;
  8307. default:
  8308. WARN_ON(1); /* we need a WARN() */
  8309. break;
  8310. }
  8311. }
  8312. static int tg3_phys_id(struct net_device *dev, u32 data)
  8313. {
  8314. struct tg3 *tp = netdev_priv(dev);
  8315. int i;
  8316. if (!netif_running(tp->dev))
  8317. return -EAGAIN;
  8318. if (data == 0)
  8319. data = UINT_MAX / 2;
  8320. for (i = 0; i < (data * 2); i++) {
  8321. if ((i % 2) == 0)
  8322. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8323. LED_CTRL_1000MBPS_ON |
  8324. LED_CTRL_100MBPS_ON |
  8325. LED_CTRL_10MBPS_ON |
  8326. LED_CTRL_TRAFFIC_OVERRIDE |
  8327. LED_CTRL_TRAFFIC_BLINK |
  8328. LED_CTRL_TRAFFIC_LED);
  8329. else
  8330. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8331. LED_CTRL_TRAFFIC_OVERRIDE);
  8332. if (msleep_interruptible(500))
  8333. break;
  8334. }
  8335. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8336. return 0;
  8337. }
  8338. static void tg3_get_ethtool_stats (struct net_device *dev,
  8339. struct ethtool_stats *estats, u64 *tmp_stats)
  8340. {
  8341. struct tg3 *tp = netdev_priv(dev);
  8342. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8343. }
  8344. #define NVRAM_TEST_SIZE 0x100
  8345. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8346. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8347. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8348. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8349. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8350. static int tg3_test_nvram(struct tg3 *tp)
  8351. {
  8352. u32 csum, magic;
  8353. __be32 *buf;
  8354. int i, j, k, err = 0, size;
  8355. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8356. return 0;
  8357. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8358. return -EIO;
  8359. if (magic == TG3_EEPROM_MAGIC)
  8360. size = NVRAM_TEST_SIZE;
  8361. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8362. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8363. TG3_EEPROM_SB_FORMAT_1) {
  8364. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8365. case TG3_EEPROM_SB_REVISION_0:
  8366. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8367. break;
  8368. case TG3_EEPROM_SB_REVISION_2:
  8369. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8370. break;
  8371. case TG3_EEPROM_SB_REVISION_3:
  8372. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8373. break;
  8374. default:
  8375. return 0;
  8376. }
  8377. } else
  8378. return 0;
  8379. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8380. size = NVRAM_SELFBOOT_HW_SIZE;
  8381. else
  8382. return -EIO;
  8383. buf = kmalloc(size, GFP_KERNEL);
  8384. if (buf == NULL)
  8385. return -ENOMEM;
  8386. err = -EIO;
  8387. for (i = 0, j = 0; i < size; i += 4, j++) {
  8388. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8389. if (err)
  8390. break;
  8391. }
  8392. if (i < size)
  8393. goto out;
  8394. /* Selfboot format */
  8395. magic = be32_to_cpu(buf[0]);
  8396. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8397. TG3_EEPROM_MAGIC_FW) {
  8398. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8399. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8400. TG3_EEPROM_SB_REVISION_2) {
  8401. /* For rev 2, the csum doesn't include the MBA. */
  8402. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8403. csum8 += buf8[i];
  8404. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8405. csum8 += buf8[i];
  8406. } else {
  8407. for (i = 0; i < size; i++)
  8408. csum8 += buf8[i];
  8409. }
  8410. if (csum8 == 0) {
  8411. err = 0;
  8412. goto out;
  8413. }
  8414. err = -EIO;
  8415. goto out;
  8416. }
  8417. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8418. TG3_EEPROM_MAGIC_HW) {
  8419. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8420. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8421. u8 *buf8 = (u8 *) buf;
  8422. /* Separate the parity bits and the data bytes. */
  8423. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8424. if ((i == 0) || (i == 8)) {
  8425. int l;
  8426. u8 msk;
  8427. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8428. parity[k++] = buf8[i] & msk;
  8429. i++;
  8430. } else if (i == 16) {
  8431. int l;
  8432. u8 msk;
  8433. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8434. parity[k++] = buf8[i] & msk;
  8435. i++;
  8436. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8437. parity[k++] = buf8[i] & msk;
  8438. i++;
  8439. }
  8440. data[j++] = buf8[i];
  8441. }
  8442. err = -EIO;
  8443. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8444. u8 hw8 = hweight8(data[i]);
  8445. if ((hw8 & 0x1) && parity[i])
  8446. goto out;
  8447. else if (!(hw8 & 0x1) && !parity[i])
  8448. goto out;
  8449. }
  8450. err = 0;
  8451. goto out;
  8452. }
  8453. /* Bootstrap checksum at offset 0x10 */
  8454. csum = calc_crc((unsigned char *) buf, 0x10);
  8455. if (csum != be32_to_cpu(buf[0x10/4]))
  8456. goto out;
  8457. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8458. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8459. if (csum != be32_to_cpu(buf[0xfc/4]))
  8460. goto out;
  8461. err = 0;
  8462. out:
  8463. kfree(buf);
  8464. return err;
  8465. }
  8466. #define TG3_SERDES_TIMEOUT_SEC 2
  8467. #define TG3_COPPER_TIMEOUT_SEC 6
  8468. static int tg3_test_link(struct tg3 *tp)
  8469. {
  8470. int i, max;
  8471. if (!netif_running(tp->dev))
  8472. return -ENODEV;
  8473. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8474. max = TG3_SERDES_TIMEOUT_SEC;
  8475. else
  8476. max = TG3_COPPER_TIMEOUT_SEC;
  8477. for (i = 0; i < max; i++) {
  8478. if (netif_carrier_ok(tp->dev))
  8479. return 0;
  8480. if (msleep_interruptible(1000))
  8481. break;
  8482. }
  8483. return -EIO;
  8484. }
  8485. /* Only test the commonly used registers */
  8486. static int tg3_test_registers(struct tg3 *tp)
  8487. {
  8488. int i, is_5705, is_5750;
  8489. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8490. static struct {
  8491. u16 offset;
  8492. u16 flags;
  8493. #define TG3_FL_5705 0x1
  8494. #define TG3_FL_NOT_5705 0x2
  8495. #define TG3_FL_NOT_5788 0x4
  8496. #define TG3_FL_NOT_5750 0x8
  8497. u32 read_mask;
  8498. u32 write_mask;
  8499. } reg_tbl[] = {
  8500. /* MAC Control Registers */
  8501. { MAC_MODE, TG3_FL_NOT_5705,
  8502. 0x00000000, 0x00ef6f8c },
  8503. { MAC_MODE, TG3_FL_5705,
  8504. 0x00000000, 0x01ef6b8c },
  8505. { MAC_STATUS, TG3_FL_NOT_5705,
  8506. 0x03800107, 0x00000000 },
  8507. { MAC_STATUS, TG3_FL_5705,
  8508. 0x03800100, 0x00000000 },
  8509. { MAC_ADDR_0_HIGH, 0x0000,
  8510. 0x00000000, 0x0000ffff },
  8511. { MAC_ADDR_0_LOW, 0x0000,
  8512. 0x00000000, 0xffffffff },
  8513. { MAC_RX_MTU_SIZE, 0x0000,
  8514. 0x00000000, 0x0000ffff },
  8515. { MAC_TX_MODE, 0x0000,
  8516. 0x00000000, 0x00000070 },
  8517. { MAC_TX_LENGTHS, 0x0000,
  8518. 0x00000000, 0x00003fff },
  8519. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8520. 0x00000000, 0x000007fc },
  8521. { MAC_RX_MODE, TG3_FL_5705,
  8522. 0x00000000, 0x000007dc },
  8523. { MAC_HASH_REG_0, 0x0000,
  8524. 0x00000000, 0xffffffff },
  8525. { MAC_HASH_REG_1, 0x0000,
  8526. 0x00000000, 0xffffffff },
  8527. { MAC_HASH_REG_2, 0x0000,
  8528. 0x00000000, 0xffffffff },
  8529. { MAC_HASH_REG_3, 0x0000,
  8530. 0x00000000, 0xffffffff },
  8531. /* Receive Data and Receive BD Initiator Control Registers. */
  8532. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8533. 0x00000000, 0xffffffff },
  8534. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8535. 0x00000000, 0xffffffff },
  8536. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8537. 0x00000000, 0x00000003 },
  8538. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8539. 0x00000000, 0xffffffff },
  8540. { RCVDBDI_STD_BD+0, 0x0000,
  8541. 0x00000000, 0xffffffff },
  8542. { RCVDBDI_STD_BD+4, 0x0000,
  8543. 0x00000000, 0xffffffff },
  8544. { RCVDBDI_STD_BD+8, 0x0000,
  8545. 0x00000000, 0xffff0002 },
  8546. { RCVDBDI_STD_BD+0xc, 0x0000,
  8547. 0x00000000, 0xffffffff },
  8548. /* Receive BD Initiator Control Registers. */
  8549. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8550. 0x00000000, 0xffffffff },
  8551. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8552. 0x00000000, 0x000003ff },
  8553. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8554. 0x00000000, 0xffffffff },
  8555. /* Host Coalescing Control Registers. */
  8556. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8557. 0x00000000, 0x00000004 },
  8558. { HOSTCC_MODE, TG3_FL_5705,
  8559. 0x00000000, 0x000000f6 },
  8560. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8561. 0x00000000, 0xffffffff },
  8562. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8563. 0x00000000, 0x000003ff },
  8564. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8565. 0x00000000, 0xffffffff },
  8566. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8567. 0x00000000, 0x000003ff },
  8568. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8569. 0x00000000, 0xffffffff },
  8570. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8571. 0x00000000, 0x000000ff },
  8572. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8573. 0x00000000, 0xffffffff },
  8574. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8575. 0x00000000, 0x000000ff },
  8576. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8577. 0x00000000, 0xffffffff },
  8578. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8579. 0x00000000, 0xffffffff },
  8580. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8581. 0x00000000, 0xffffffff },
  8582. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8583. 0x00000000, 0x000000ff },
  8584. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8585. 0x00000000, 0xffffffff },
  8586. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8587. 0x00000000, 0x000000ff },
  8588. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8589. 0x00000000, 0xffffffff },
  8590. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8591. 0x00000000, 0xffffffff },
  8592. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8593. 0x00000000, 0xffffffff },
  8594. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8595. 0x00000000, 0xffffffff },
  8596. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8597. 0x00000000, 0xffffffff },
  8598. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8599. 0xffffffff, 0x00000000 },
  8600. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8601. 0xffffffff, 0x00000000 },
  8602. /* Buffer Manager Control Registers. */
  8603. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8604. 0x00000000, 0x007fff80 },
  8605. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8606. 0x00000000, 0x007fffff },
  8607. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8608. 0x00000000, 0x0000003f },
  8609. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8610. 0x00000000, 0x000001ff },
  8611. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8612. 0x00000000, 0x000001ff },
  8613. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8614. 0xffffffff, 0x00000000 },
  8615. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8616. 0xffffffff, 0x00000000 },
  8617. /* Mailbox Registers */
  8618. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8619. 0x00000000, 0x000001ff },
  8620. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8621. 0x00000000, 0x000001ff },
  8622. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8623. 0x00000000, 0x000007ff },
  8624. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8625. 0x00000000, 0x000001ff },
  8626. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8627. };
  8628. is_5705 = is_5750 = 0;
  8629. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8630. is_5705 = 1;
  8631. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8632. is_5750 = 1;
  8633. }
  8634. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8635. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8636. continue;
  8637. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8638. continue;
  8639. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8640. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8641. continue;
  8642. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8643. continue;
  8644. offset = (u32) reg_tbl[i].offset;
  8645. read_mask = reg_tbl[i].read_mask;
  8646. write_mask = reg_tbl[i].write_mask;
  8647. /* Save the original register content */
  8648. save_val = tr32(offset);
  8649. /* Determine the read-only value. */
  8650. read_val = save_val & read_mask;
  8651. /* Write zero to the register, then make sure the read-only bits
  8652. * are not changed and the read/write bits are all zeros.
  8653. */
  8654. tw32(offset, 0);
  8655. val = tr32(offset);
  8656. /* Test the read-only and read/write bits. */
  8657. if (((val & read_mask) != read_val) || (val & write_mask))
  8658. goto out;
  8659. /* Write ones to all the bits defined by RdMask and WrMask, then
  8660. * make sure the read-only bits are not changed and the
  8661. * read/write bits are all ones.
  8662. */
  8663. tw32(offset, read_mask | write_mask);
  8664. val = tr32(offset);
  8665. /* Test the read-only bits. */
  8666. if ((val & read_mask) != read_val)
  8667. goto out;
  8668. /* Test the read/write bits. */
  8669. if ((val & write_mask) != write_mask)
  8670. goto out;
  8671. tw32(offset, save_val);
  8672. }
  8673. return 0;
  8674. out:
  8675. if (netif_msg_hw(tp))
  8676. netdev_err(tp->dev,
  8677. "Register test failed at offset %x\n", offset);
  8678. tw32(offset, save_val);
  8679. return -EIO;
  8680. }
  8681. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8682. {
  8683. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8684. int i;
  8685. u32 j;
  8686. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8687. for (j = 0; j < len; j += 4) {
  8688. u32 val;
  8689. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8690. tg3_read_mem(tp, offset + j, &val);
  8691. if (val != test_pattern[i])
  8692. return -EIO;
  8693. }
  8694. }
  8695. return 0;
  8696. }
  8697. static int tg3_test_memory(struct tg3 *tp)
  8698. {
  8699. static struct mem_entry {
  8700. u32 offset;
  8701. u32 len;
  8702. } mem_tbl_570x[] = {
  8703. { 0x00000000, 0x00b50},
  8704. { 0x00002000, 0x1c000},
  8705. { 0xffffffff, 0x00000}
  8706. }, mem_tbl_5705[] = {
  8707. { 0x00000100, 0x0000c},
  8708. { 0x00000200, 0x00008},
  8709. { 0x00004000, 0x00800},
  8710. { 0x00006000, 0x01000},
  8711. { 0x00008000, 0x02000},
  8712. { 0x00010000, 0x0e000},
  8713. { 0xffffffff, 0x00000}
  8714. }, mem_tbl_5755[] = {
  8715. { 0x00000200, 0x00008},
  8716. { 0x00004000, 0x00800},
  8717. { 0x00006000, 0x00800},
  8718. { 0x00008000, 0x02000},
  8719. { 0x00010000, 0x0c000},
  8720. { 0xffffffff, 0x00000}
  8721. }, mem_tbl_5906[] = {
  8722. { 0x00000200, 0x00008},
  8723. { 0x00004000, 0x00400},
  8724. { 0x00006000, 0x00400},
  8725. { 0x00008000, 0x01000},
  8726. { 0x00010000, 0x01000},
  8727. { 0xffffffff, 0x00000}
  8728. }, mem_tbl_5717[] = {
  8729. { 0x00000200, 0x00008},
  8730. { 0x00010000, 0x0a000},
  8731. { 0x00020000, 0x13c00},
  8732. { 0xffffffff, 0x00000}
  8733. }, mem_tbl_57765[] = {
  8734. { 0x00000200, 0x00008},
  8735. { 0x00004000, 0x00800},
  8736. { 0x00006000, 0x09800},
  8737. { 0x00010000, 0x0a000},
  8738. { 0xffffffff, 0x00000}
  8739. };
  8740. struct mem_entry *mem_tbl;
  8741. int err = 0;
  8742. int i;
  8743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  8744. mem_tbl = mem_tbl_5717;
  8745. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8746. mem_tbl = mem_tbl_57765;
  8747. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8748. mem_tbl = mem_tbl_5755;
  8749. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8750. mem_tbl = mem_tbl_5906;
  8751. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8752. mem_tbl = mem_tbl_5705;
  8753. else
  8754. mem_tbl = mem_tbl_570x;
  8755. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8756. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8757. mem_tbl[i].len)) != 0)
  8758. break;
  8759. }
  8760. return err;
  8761. }
  8762. #define TG3_MAC_LOOPBACK 0
  8763. #define TG3_PHY_LOOPBACK 1
  8764. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8765. {
  8766. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8767. u32 desc_idx, coal_now;
  8768. struct sk_buff *skb, *rx_skb;
  8769. u8 *tx_data;
  8770. dma_addr_t map;
  8771. int num_pkts, tx_len, rx_len, i, err;
  8772. struct tg3_rx_buffer_desc *desc;
  8773. struct tg3_napi *tnapi, *rnapi;
  8774. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8775. tnapi = &tp->napi[0];
  8776. rnapi = &tp->napi[0];
  8777. if (tp->irq_cnt > 1) {
  8778. rnapi = &tp->napi[1];
  8779. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8780. tnapi = &tp->napi[1];
  8781. }
  8782. coal_now = tnapi->coal_now | rnapi->coal_now;
  8783. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8784. /* HW errata - mac loopback fails in some cases on 5780.
  8785. * Normal traffic and PHY loopback are not affected by
  8786. * errata.
  8787. */
  8788. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8789. return 0;
  8790. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8791. MAC_MODE_PORT_INT_LPBACK;
  8792. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8793. mac_mode |= MAC_MODE_LINK_POLARITY;
  8794. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8795. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8796. else
  8797. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8798. tw32(MAC_MODE, mac_mode);
  8799. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8800. u32 val;
  8801. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8802. tg3_phy_fet_toggle_apd(tp, false);
  8803. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8804. } else
  8805. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8806. tg3_phy_toggle_automdix(tp, 0);
  8807. tg3_writephy(tp, MII_BMCR, val);
  8808. udelay(40);
  8809. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8810. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8811. tg3_writephy(tp, MII_TG3_FET_PTEST,
  8812. MII_TG3_FET_PTEST_FRC_TX_LINK |
  8813. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  8814. /* The write needs to be flushed for the AC131 */
  8815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8816. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  8817. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8818. } else
  8819. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8820. /* reset to prevent losing 1st rx packet intermittently */
  8821. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8822. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8823. udelay(10);
  8824. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8825. }
  8826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8827. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  8828. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  8829. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8830. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  8831. mac_mode |= MAC_MODE_LINK_POLARITY;
  8832. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8833. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8834. }
  8835. tw32(MAC_MODE, mac_mode);
  8836. } else {
  8837. return -EINVAL;
  8838. }
  8839. err = -EIO;
  8840. tx_len = 1514;
  8841. skb = netdev_alloc_skb(tp->dev, tx_len);
  8842. if (!skb)
  8843. return -ENOMEM;
  8844. tx_data = skb_put(skb, tx_len);
  8845. memcpy(tx_data, tp->dev->dev_addr, 6);
  8846. memset(tx_data + 6, 0x0, 8);
  8847. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8848. for (i = 14; i < tx_len; i++)
  8849. tx_data[i] = (u8) (i & 0xff);
  8850. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8851. if (pci_dma_mapping_error(tp->pdev, map)) {
  8852. dev_kfree_skb(skb);
  8853. return -EIO;
  8854. }
  8855. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8856. rnapi->coal_now);
  8857. udelay(10);
  8858. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8859. num_pkts = 0;
  8860. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8861. tnapi->tx_prod++;
  8862. num_pkts++;
  8863. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8864. tr32_mailbox(tnapi->prodmbox);
  8865. udelay(10);
  8866. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8867. for (i = 0; i < 35; i++) {
  8868. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8869. coal_now);
  8870. udelay(10);
  8871. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8872. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8873. if ((tx_idx == tnapi->tx_prod) &&
  8874. (rx_idx == (rx_start_idx + num_pkts)))
  8875. break;
  8876. }
  8877. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8878. dev_kfree_skb(skb);
  8879. if (tx_idx != tnapi->tx_prod)
  8880. goto out;
  8881. if (rx_idx != rx_start_idx + num_pkts)
  8882. goto out;
  8883. desc = &rnapi->rx_rcb[rx_start_idx];
  8884. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8885. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8886. if (opaque_key != RXD_OPAQUE_RING_STD)
  8887. goto out;
  8888. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8889. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8890. goto out;
  8891. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8892. if (rx_len != tx_len)
  8893. goto out;
  8894. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8895. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8896. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8897. for (i = 14; i < tx_len; i++) {
  8898. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8899. goto out;
  8900. }
  8901. err = 0;
  8902. /* tg3_free_rings will unmap and free the rx_skb */
  8903. out:
  8904. return err;
  8905. }
  8906. #define TG3_MAC_LOOPBACK_FAILED 1
  8907. #define TG3_PHY_LOOPBACK_FAILED 2
  8908. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8909. TG3_PHY_LOOPBACK_FAILED)
  8910. static int tg3_test_loopback(struct tg3 *tp)
  8911. {
  8912. int err = 0;
  8913. u32 cpmuctrl = 0;
  8914. if (!netif_running(tp->dev))
  8915. return TG3_LOOPBACK_FAILED;
  8916. err = tg3_reset_hw(tp, 1);
  8917. if (err)
  8918. return TG3_LOOPBACK_FAILED;
  8919. /* Turn off gphy autopowerdown. */
  8920. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8921. tg3_phy_toggle_apd(tp, false);
  8922. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8923. int i;
  8924. u32 status;
  8925. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8926. /* Wait for up to 40 microseconds to acquire lock. */
  8927. for (i = 0; i < 4; i++) {
  8928. status = tr32(TG3_CPMU_MUTEX_GNT);
  8929. if (status == CPMU_MUTEX_GNT_DRIVER)
  8930. break;
  8931. udelay(10);
  8932. }
  8933. if (status != CPMU_MUTEX_GNT_DRIVER)
  8934. return TG3_LOOPBACK_FAILED;
  8935. /* Turn off link-based power management. */
  8936. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8937. tw32(TG3_CPMU_CTRL,
  8938. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8939. CPMU_CTRL_LINK_AWARE_MODE));
  8940. }
  8941. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8942. err |= TG3_MAC_LOOPBACK_FAILED;
  8943. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8944. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8945. /* Release the mutex */
  8946. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8947. }
  8948. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8949. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8950. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8951. err |= TG3_PHY_LOOPBACK_FAILED;
  8952. }
  8953. /* Re-enable gphy autopowerdown. */
  8954. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8955. tg3_phy_toggle_apd(tp, true);
  8956. return err;
  8957. }
  8958. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8959. u64 *data)
  8960. {
  8961. struct tg3 *tp = netdev_priv(dev);
  8962. if (tp->link_config.phy_is_low_power)
  8963. tg3_set_power_state(tp, PCI_D0);
  8964. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8965. if (tg3_test_nvram(tp) != 0) {
  8966. etest->flags |= ETH_TEST_FL_FAILED;
  8967. data[0] = 1;
  8968. }
  8969. if (tg3_test_link(tp) != 0) {
  8970. etest->flags |= ETH_TEST_FL_FAILED;
  8971. data[1] = 1;
  8972. }
  8973. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8974. int err, err2 = 0, irq_sync = 0;
  8975. if (netif_running(dev)) {
  8976. tg3_phy_stop(tp);
  8977. tg3_netif_stop(tp);
  8978. irq_sync = 1;
  8979. }
  8980. tg3_full_lock(tp, irq_sync);
  8981. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8982. err = tg3_nvram_lock(tp);
  8983. tg3_halt_cpu(tp, RX_CPU_BASE);
  8984. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8985. tg3_halt_cpu(tp, TX_CPU_BASE);
  8986. if (!err)
  8987. tg3_nvram_unlock(tp);
  8988. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8989. tg3_phy_reset(tp);
  8990. if (tg3_test_registers(tp) != 0) {
  8991. etest->flags |= ETH_TEST_FL_FAILED;
  8992. data[2] = 1;
  8993. }
  8994. if (tg3_test_memory(tp) != 0) {
  8995. etest->flags |= ETH_TEST_FL_FAILED;
  8996. data[3] = 1;
  8997. }
  8998. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8999. etest->flags |= ETH_TEST_FL_FAILED;
  9000. tg3_full_unlock(tp);
  9001. if (tg3_test_interrupt(tp) != 0) {
  9002. etest->flags |= ETH_TEST_FL_FAILED;
  9003. data[5] = 1;
  9004. }
  9005. tg3_full_lock(tp, 0);
  9006. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9007. if (netif_running(dev)) {
  9008. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9009. err2 = tg3_restart_hw(tp, 1);
  9010. if (!err2)
  9011. tg3_netif_start(tp);
  9012. }
  9013. tg3_full_unlock(tp);
  9014. if (irq_sync && !err2)
  9015. tg3_phy_start(tp);
  9016. }
  9017. if (tp->link_config.phy_is_low_power)
  9018. tg3_set_power_state(tp, PCI_D3hot);
  9019. }
  9020. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9021. {
  9022. struct mii_ioctl_data *data = if_mii(ifr);
  9023. struct tg3 *tp = netdev_priv(dev);
  9024. int err;
  9025. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9026. struct phy_device *phydev;
  9027. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9028. return -EAGAIN;
  9029. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9030. return phy_mii_ioctl(phydev, data, cmd);
  9031. }
  9032. switch (cmd) {
  9033. case SIOCGMIIPHY:
  9034. data->phy_id = tp->phy_addr;
  9035. /* fallthru */
  9036. case SIOCGMIIREG: {
  9037. u32 mii_regval;
  9038. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9039. break; /* We have no PHY */
  9040. if (tp->link_config.phy_is_low_power)
  9041. return -EAGAIN;
  9042. spin_lock_bh(&tp->lock);
  9043. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9044. spin_unlock_bh(&tp->lock);
  9045. data->val_out = mii_regval;
  9046. return err;
  9047. }
  9048. case SIOCSMIIREG:
  9049. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9050. break; /* We have no PHY */
  9051. if (tp->link_config.phy_is_low_power)
  9052. return -EAGAIN;
  9053. spin_lock_bh(&tp->lock);
  9054. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9055. spin_unlock_bh(&tp->lock);
  9056. return err;
  9057. default:
  9058. /* do nothing */
  9059. break;
  9060. }
  9061. return -EOPNOTSUPP;
  9062. }
  9063. #if TG3_VLAN_TAG_USED
  9064. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9065. {
  9066. struct tg3 *tp = netdev_priv(dev);
  9067. if (!netif_running(dev)) {
  9068. tp->vlgrp = grp;
  9069. return;
  9070. }
  9071. tg3_netif_stop(tp);
  9072. tg3_full_lock(tp, 0);
  9073. tp->vlgrp = grp;
  9074. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9075. __tg3_set_rx_mode(dev);
  9076. tg3_netif_start(tp);
  9077. tg3_full_unlock(tp);
  9078. }
  9079. #endif
  9080. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9081. {
  9082. struct tg3 *tp = netdev_priv(dev);
  9083. memcpy(ec, &tp->coal, sizeof(*ec));
  9084. return 0;
  9085. }
  9086. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9087. {
  9088. struct tg3 *tp = netdev_priv(dev);
  9089. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9090. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9091. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9092. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9093. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9094. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9095. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9096. }
  9097. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9098. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9099. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9100. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9101. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9102. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9103. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9104. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9105. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9106. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9107. return -EINVAL;
  9108. /* No rx interrupts will be generated if both are zero */
  9109. if ((ec->rx_coalesce_usecs == 0) &&
  9110. (ec->rx_max_coalesced_frames == 0))
  9111. return -EINVAL;
  9112. /* No tx interrupts will be generated if both are zero */
  9113. if ((ec->tx_coalesce_usecs == 0) &&
  9114. (ec->tx_max_coalesced_frames == 0))
  9115. return -EINVAL;
  9116. /* Only copy relevant parameters, ignore all others. */
  9117. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9118. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9119. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9120. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9121. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9122. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9123. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9124. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9125. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9126. if (netif_running(dev)) {
  9127. tg3_full_lock(tp, 0);
  9128. __tg3_set_coalesce(tp, &tp->coal);
  9129. tg3_full_unlock(tp);
  9130. }
  9131. return 0;
  9132. }
  9133. static const struct ethtool_ops tg3_ethtool_ops = {
  9134. .get_settings = tg3_get_settings,
  9135. .set_settings = tg3_set_settings,
  9136. .get_drvinfo = tg3_get_drvinfo,
  9137. .get_regs_len = tg3_get_regs_len,
  9138. .get_regs = tg3_get_regs,
  9139. .get_wol = tg3_get_wol,
  9140. .set_wol = tg3_set_wol,
  9141. .get_msglevel = tg3_get_msglevel,
  9142. .set_msglevel = tg3_set_msglevel,
  9143. .nway_reset = tg3_nway_reset,
  9144. .get_link = ethtool_op_get_link,
  9145. .get_eeprom_len = tg3_get_eeprom_len,
  9146. .get_eeprom = tg3_get_eeprom,
  9147. .set_eeprom = tg3_set_eeprom,
  9148. .get_ringparam = tg3_get_ringparam,
  9149. .set_ringparam = tg3_set_ringparam,
  9150. .get_pauseparam = tg3_get_pauseparam,
  9151. .set_pauseparam = tg3_set_pauseparam,
  9152. .get_rx_csum = tg3_get_rx_csum,
  9153. .set_rx_csum = tg3_set_rx_csum,
  9154. .set_tx_csum = tg3_set_tx_csum,
  9155. .set_sg = ethtool_op_set_sg,
  9156. .set_tso = tg3_set_tso,
  9157. .self_test = tg3_self_test,
  9158. .get_strings = tg3_get_strings,
  9159. .phys_id = tg3_phys_id,
  9160. .get_ethtool_stats = tg3_get_ethtool_stats,
  9161. .get_coalesce = tg3_get_coalesce,
  9162. .set_coalesce = tg3_set_coalesce,
  9163. .get_sset_count = tg3_get_sset_count,
  9164. };
  9165. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9166. {
  9167. u32 cursize, val, magic;
  9168. tp->nvram_size = EEPROM_CHIP_SIZE;
  9169. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9170. return;
  9171. if ((magic != TG3_EEPROM_MAGIC) &&
  9172. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9173. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9174. return;
  9175. /*
  9176. * Size the chip by reading offsets at increasing powers of two.
  9177. * When we encounter our validation signature, we know the addressing
  9178. * has wrapped around, and thus have our chip size.
  9179. */
  9180. cursize = 0x10;
  9181. while (cursize < tp->nvram_size) {
  9182. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9183. return;
  9184. if (val == magic)
  9185. break;
  9186. cursize <<= 1;
  9187. }
  9188. tp->nvram_size = cursize;
  9189. }
  9190. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9191. {
  9192. u32 val;
  9193. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9194. tg3_nvram_read(tp, 0, &val) != 0)
  9195. return;
  9196. /* Selfboot format */
  9197. if (val != TG3_EEPROM_MAGIC) {
  9198. tg3_get_eeprom_size(tp);
  9199. return;
  9200. }
  9201. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9202. if (val != 0) {
  9203. /* This is confusing. We want to operate on the
  9204. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9205. * call will read from NVRAM and byteswap the data
  9206. * according to the byteswapping settings for all
  9207. * other register accesses. This ensures the data we
  9208. * want will always reside in the lower 16-bits.
  9209. * However, the data in NVRAM is in LE format, which
  9210. * means the data from the NVRAM read will always be
  9211. * opposite the endianness of the CPU. The 16-bit
  9212. * byteswap then brings the data to CPU endianness.
  9213. */
  9214. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9215. return;
  9216. }
  9217. }
  9218. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9219. }
  9220. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9221. {
  9222. u32 nvcfg1;
  9223. nvcfg1 = tr32(NVRAM_CFG1);
  9224. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9225. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9226. } else {
  9227. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9228. tw32(NVRAM_CFG1, nvcfg1);
  9229. }
  9230. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9231. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9232. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9233. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9234. tp->nvram_jedecnum = JEDEC_ATMEL;
  9235. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9236. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9237. break;
  9238. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9239. tp->nvram_jedecnum = JEDEC_ATMEL;
  9240. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9241. break;
  9242. case FLASH_VENDOR_ATMEL_EEPROM:
  9243. tp->nvram_jedecnum = JEDEC_ATMEL;
  9244. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9245. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9246. break;
  9247. case FLASH_VENDOR_ST:
  9248. tp->nvram_jedecnum = JEDEC_ST;
  9249. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9250. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9251. break;
  9252. case FLASH_VENDOR_SAIFUN:
  9253. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9254. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9255. break;
  9256. case FLASH_VENDOR_SST_SMALL:
  9257. case FLASH_VENDOR_SST_LARGE:
  9258. tp->nvram_jedecnum = JEDEC_SST;
  9259. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9260. break;
  9261. }
  9262. } else {
  9263. tp->nvram_jedecnum = JEDEC_ATMEL;
  9264. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9265. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9266. }
  9267. }
  9268. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9269. {
  9270. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9271. case FLASH_5752PAGE_SIZE_256:
  9272. tp->nvram_pagesize = 256;
  9273. break;
  9274. case FLASH_5752PAGE_SIZE_512:
  9275. tp->nvram_pagesize = 512;
  9276. break;
  9277. case FLASH_5752PAGE_SIZE_1K:
  9278. tp->nvram_pagesize = 1024;
  9279. break;
  9280. case FLASH_5752PAGE_SIZE_2K:
  9281. tp->nvram_pagesize = 2048;
  9282. break;
  9283. case FLASH_5752PAGE_SIZE_4K:
  9284. tp->nvram_pagesize = 4096;
  9285. break;
  9286. case FLASH_5752PAGE_SIZE_264:
  9287. tp->nvram_pagesize = 264;
  9288. break;
  9289. case FLASH_5752PAGE_SIZE_528:
  9290. tp->nvram_pagesize = 528;
  9291. break;
  9292. }
  9293. }
  9294. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9295. {
  9296. u32 nvcfg1;
  9297. nvcfg1 = tr32(NVRAM_CFG1);
  9298. /* NVRAM protection for TPM */
  9299. if (nvcfg1 & (1 << 27))
  9300. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9301. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9302. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9303. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9304. tp->nvram_jedecnum = JEDEC_ATMEL;
  9305. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9306. break;
  9307. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9308. tp->nvram_jedecnum = JEDEC_ATMEL;
  9309. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9310. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9311. break;
  9312. case FLASH_5752VENDOR_ST_M45PE10:
  9313. case FLASH_5752VENDOR_ST_M45PE20:
  9314. case FLASH_5752VENDOR_ST_M45PE40:
  9315. tp->nvram_jedecnum = JEDEC_ST;
  9316. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9317. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9318. break;
  9319. }
  9320. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9321. tg3_nvram_get_pagesize(tp, nvcfg1);
  9322. } else {
  9323. /* For eeprom, set pagesize to maximum eeprom size */
  9324. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9325. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9326. tw32(NVRAM_CFG1, nvcfg1);
  9327. }
  9328. }
  9329. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9330. {
  9331. u32 nvcfg1, protect = 0;
  9332. nvcfg1 = tr32(NVRAM_CFG1);
  9333. /* NVRAM protection for TPM */
  9334. if (nvcfg1 & (1 << 27)) {
  9335. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9336. protect = 1;
  9337. }
  9338. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9339. switch (nvcfg1) {
  9340. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9341. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9342. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9343. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9344. tp->nvram_jedecnum = JEDEC_ATMEL;
  9345. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9346. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9347. tp->nvram_pagesize = 264;
  9348. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9349. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9350. tp->nvram_size = (protect ? 0x3e200 :
  9351. TG3_NVRAM_SIZE_512KB);
  9352. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9353. tp->nvram_size = (protect ? 0x1f200 :
  9354. TG3_NVRAM_SIZE_256KB);
  9355. else
  9356. tp->nvram_size = (protect ? 0x1f200 :
  9357. TG3_NVRAM_SIZE_128KB);
  9358. break;
  9359. case FLASH_5752VENDOR_ST_M45PE10:
  9360. case FLASH_5752VENDOR_ST_M45PE20:
  9361. case FLASH_5752VENDOR_ST_M45PE40:
  9362. tp->nvram_jedecnum = JEDEC_ST;
  9363. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9364. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9365. tp->nvram_pagesize = 256;
  9366. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9367. tp->nvram_size = (protect ?
  9368. TG3_NVRAM_SIZE_64KB :
  9369. TG3_NVRAM_SIZE_128KB);
  9370. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9371. tp->nvram_size = (protect ?
  9372. TG3_NVRAM_SIZE_64KB :
  9373. TG3_NVRAM_SIZE_256KB);
  9374. else
  9375. tp->nvram_size = (protect ?
  9376. TG3_NVRAM_SIZE_128KB :
  9377. TG3_NVRAM_SIZE_512KB);
  9378. break;
  9379. }
  9380. }
  9381. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9382. {
  9383. u32 nvcfg1;
  9384. nvcfg1 = tr32(NVRAM_CFG1);
  9385. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9386. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9387. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9388. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9389. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9390. tp->nvram_jedecnum = JEDEC_ATMEL;
  9391. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9392. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9393. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9394. tw32(NVRAM_CFG1, nvcfg1);
  9395. break;
  9396. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9397. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9398. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9399. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9400. tp->nvram_jedecnum = JEDEC_ATMEL;
  9401. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9402. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9403. tp->nvram_pagesize = 264;
  9404. break;
  9405. case FLASH_5752VENDOR_ST_M45PE10:
  9406. case FLASH_5752VENDOR_ST_M45PE20:
  9407. case FLASH_5752VENDOR_ST_M45PE40:
  9408. tp->nvram_jedecnum = JEDEC_ST;
  9409. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9410. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9411. tp->nvram_pagesize = 256;
  9412. break;
  9413. }
  9414. }
  9415. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9416. {
  9417. u32 nvcfg1, protect = 0;
  9418. nvcfg1 = tr32(NVRAM_CFG1);
  9419. /* NVRAM protection for TPM */
  9420. if (nvcfg1 & (1 << 27)) {
  9421. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9422. protect = 1;
  9423. }
  9424. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9425. switch (nvcfg1) {
  9426. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9427. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9428. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9429. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9430. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9431. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9432. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9433. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9434. tp->nvram_jedecnum = JEDEC_ATMEL;
  9435. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9436. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9437. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9438. tp->nvram_pagesize = 256;
  9439. break;
  9440. case FLASH_5761VENDOR_ST_A_M45PE20:
  9441. case FLASH_5761VENDOR_ST_A_M45PE40:
  9442. case FLASH_5761VENDOR_ST_A_M45PE80:
  9443. case FLASH_5761VENDOR_ST_A_M45PE16:
  9444. case FLASH_5761VENDOR_ST_M_M45PE20:
  9445. case FLASH_5761VENDOR_ST_M_M45PE40:
  9446. case FLASH_5761VENDOR_ST_M_M45PE80:
  9447. case FLASH_5761VENDOR_ST_M_M45PE16:
  9448. tp->nvram_jedecnum = JEDEC_ST;
  9449. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9450. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9451. tp->nvram_pagesize = 256;
  9452. break;
  9453. }
  9454. if (protect) {
  9455. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9456. } else {
  9457. switch (nvcfg1) {
  9458. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9459. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9460. case FLASH_5761VENDOR_ST_A_M45PE16:
  9461. case FLASH_5761VENDOR_ST_M_M45PE16:
  9462. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9463. break;
  9464. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9465. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9466. case FLASH_5761VENDOR_ST_A_M45PE80:
  9467. case FLASH_5761VENDOR_ST_M_M45PE80:
  9468. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9469. break;
  9470. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9471. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9472. case FLASH_5761VENDOR_ST_A_M45PE40:
  9473. case FLASH_5761VENDOR_ST_M_M45PE40:
  9474. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9475. break;
  9476. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9477. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9478. case FLASH_5761VENDOR_ST_A_M45PE20:
  9479. case FLASH_5761VENDOR_ST_M_M45PE20:
  9480. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9481. break;
  9482. }
  9483. }
  9484. }
  9485. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9486. {
  9487. tp->nvram_jedecnum = JEDEC_ATMEL;
  9488. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9489. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9490. }
  9491. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9492. {
  9493. u32 nvcfg1;
  9494. nvcfg1 = tr32(NVRAM_CFG1);
  9495. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9496. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9497. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9498. tp->nvram_jedecnum = JEDEC_ATMEL;
  9499. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9500. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9501. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9502. tw32(NVRAM_CFG1, nvcfg1);
  9503. return;
  9504. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9505. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9506. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9507. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9508. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9509. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9510. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9511. tp->nvram_jedecnum = JEDEC_ATMEL;
  9512. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9513. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9514. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9515. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9516. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9517. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9518. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9519. break;
  9520. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9521. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9522. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9523. break;
  9524. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9525. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9526. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9527. break;
  9528. }
  9529. break;
  9530. case FLASH_5752VENDOR_ST_M45PE10:
  9531. case FLASH_5752VENDOR_ST_M45PE20:
  9532. case FLASH_5752VENDOR_ST_M45PE40:
  9533. tp->nvram_jedecnum = JEDEC_ST;
  9534. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9535. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9536. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9537. case FLASH_5752VENDOR_ST_M45PE10:
  9538. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9539. break;
  9540. case FLASH_5752VENDOR_ST_M45PE20:
  9541. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9542. break;
  9543. case FLASH_5752VENDOR_ST_M45PE40:
  9544. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9545. break;
  9546. }
  9547. break;
  9548. default:
  9549. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9550. return;
  9551. }
  9552. tg3_nvram_get_pagesize(tp, nvcfg1);
  9553. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9554. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9555. }
  9556. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9557. {
  9558. u32 nvcfg1;
  9559. nvcfg1 = tr32(NVRAM_CFG1);
  9560. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9561. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9562. case FLASH_5717VENDOR_MICRO_EEPROM:
  9563. tp->nvram_jedecnum = JEDEC_ATMEL;
  9564. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9565. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9566. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9567. tw32(NVRAM_CFG1, nvcfg1);
  9568. return;
  9569. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9570. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9571. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9572. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9573. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9574. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9575. case FLASH_5717VENDOR_ATMEL_45USPT:
  9576. tp->nvram_jedecnum = JEDEC_ATMEL;
  9577. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9578. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9579. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9580. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9581. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9582. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9583. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9584. break;
  9585. default:
  9586. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9587. break;
  9588. }
  9589. break;
  9590. case FLASH_5717VENDOR_ST_M_M25PE10:
  9591. case FLASH_5717VENDOR_ST_A_M25PE10:
  9592. case FLASH_5717VENDOR_ST_M_M45PE10:
  9593. case FLASH_5717VENDOR_ST_A_M45PE10:
  9594. case FLASH_5717VENDOR_ST_M_M25PE20:
  9595. case FLASH_5717VENDOR_ST_A_M25PE20:
  9596. case FLASH_5717VENDOR_ST_M_M45PE20:
  9597. case FLASH_5717VENDOR_ST_A_M45PE20:
  9598. case FLASH_5717VENDOR_ST_25USPT:
  9599. case FLASH_5717VENDOR_ST_45USPT:
  9600. tp->nvram_jedecnum = JEDEC_ST;
  9601. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9602. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9603. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9604. case FLASH_5717VENDOR_ST_M_M25PE20:
  9605. case FLASH_5717VENDOR_ST_A_M25PE20:
  9606. case FLASH_5717VENDOR_ST_M_M45PE20:
  9607. case FLASH_5717VENDOR_ST_A_M45PE20:
  9608. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9609. break;
  9610. default:
  9611. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9612. break;
  9613. }
  9614. break;
  9615. default:
  9616. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9617. return;
  9618. }
  9619. tg3_nvram_get_pagesize(tp, nvcfg1);
  9620. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9621. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9622. }
  9623. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9624. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9625. {
  9626. tw32_f(GRC_EEPROM_ADDR,
  9627. (EEPROM_ADDR_FSM_RESET |
  9628. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9629. EEPROM_ADDR_CLKPERD_SHIFT)));
  9630. msleep(1);
  9631. /* Enable seeprom accesses. */
  9632. tw32_f(GRC_LOCAL_CTRL,
  9633. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9634. udelay(100);
  9635. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9636. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9637. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9638. if (tg3_nvram_lock(tp)) {
  9639. netdev_warn(tp->dev,
  9640. "Cannot get nvram lock, %s failed\n",
  9641. __func__);
  9642. return;
  9643. }
  9644. tg3_enable_nvram_access(tp);
  9645. tp->nvram_size = 0;
  9646. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9647. tg3_get_5752_nvram_info(tp);
  9648. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9649. tg3_get_5755_nvram_info(tp);
  9650. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9651. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9652. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9653. tg3_get_5787_nvram_info(tp);
  9654. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9655. tg3_get_5761_nvram_info(tp);
  9656. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9657. tg3_get_5906_nvram_info(tp);
  9658. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9659. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9660. tg3_get_57780_nvram_info(tp);
  9661. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9662. tg3_get_5717_nvram_info(tp);
  9663. else
  9664. tg3_get_nvram_info(tp);
  9665. if (tp->nvram_size == 0)
  9666. tg3_get_nvram_size(tp);
  9667. tg3_disable_nvram_access(tp);
  9668. tg3_nvram_unlock(tp);
  9669. } else {
  9670. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9671. tg3_get_eeprom_size(tp);
  9672. }
  9673. }
  9674. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9675. u32 offset, u32 len, u8 *buf)
  9676. {
  9677. int i, j, rc = 0;
  9678. u32 val;
  9679. for (i = 0; i < len; i += 4) {
  9680. u32 addr;
  9681. __be32 data;
  9682. addr = offset + i;
  9683. memcpy(&data, buf + i, 4);
  9684. /*
  9685. * The SEEPROM interface expects the data to always be opposite
  9686. * the native endian format. We accomplish this by reversing
  9687. * all the operations that would have been performed on the
  9688. * data from a call to tg3_nvram_read_be32().
  9689. */
  9690. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9691. val = tr32(GRC_EEPROM_ADDR);
  9692. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9693. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9694. EEPROM_ADDR_READ);
  9695. tw32(GRC_EEPROM_ADDR, val |
  9696. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9697. (addr & EEPROM_ADDR_ADDR_MASK) |
  9698. EEPROM_ADDR_START |
  9699. EEPROM_ADDR_WRITE);
  9700. for (j = 0; j < 1000; j++) {
  9701. val = tr32(GRC_EEPROM_ADDR);
  9702. if (val & EEPROM_ADDR_COMPLETE)
  9703. break;
  9704. msleep(1);
  9705. }
  9706. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9707. rc = -EBUSY;
  9708. break;
  9709. }
  9710. }
  9711. return rc;
  9712. }
  9713. /* offset and length are dword aligned */
  9714. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9715. u8 *buf)
  9716. {
  9717. int ret = 0;
  9718. u32 pagesize = tp->nvram_pagesize;
  9719. u32 pagemask = pagesize - 1;
  9720. u32 nvram_cmd;
  9721. u8 *tmp;
  9722. tmp = kmalloc(pagesize, GFP_KERNEL);
  9723. if (tmp == NULL)
  9724. return -ENOMEM;
  9725. while (len) {
  9726. int j;
  9727. u32 phy_addr, page_off, size;
  9728. phy_addr = offset & ~pagemask;
  9729. for (j = 0; j < pagesize; j += 4) {
  9730. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9731. (__be32 *) (tmp + j));
  9732. if (ret)
  9733. break;
  9734. }
  9735. if (ret)
  9736. break;
  9737. page_off = offset & pagemask;
  9738. size = pagesize;
  9739. if (len < size)
  9740. size = len;
  9741. len -= size;
  9742. memcpy(tmp + page_off, buf, size);
  9743. offset = offset + (pagesize - page_off);
  9744. tg3_enable_nvram_access(tp);
  9745. /*
  9746. * Before we can erase the flash page, we need
  9747. * to issue a special "write enable" command.
  9748. */
  9749. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9750. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9751. break;
  9752. /* Erase the target page */
  9753. tw32(NVRAM_ADDR, phy_addr);
  9754. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9755. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9756. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9757. break;
  9758. /* Issue another write enable to start the write. */
  9759. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9760. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9761. break;
  9762. for (j = 0; j < pagesize; j += 4) {
  9763. __be32 data;
  9764. data = *((__be32 *) (tmp + j));
  9765. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9766. tw32(NVRAM_ADDR, phy_addr + j);
  9767. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9768. NVRAM_CMD_WR;
  9769. if (j == 0)
  9770. nvram_cmd |= NVRAM_CMD_FIRST;
  9771. else if (j == (pagesize - 4))
  9772. nvram_cmd |= NVRAM_CMD_LAST;
  9773. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9774. break;
  9775. }
  9776. if (ret)
  9777. break;
  9778. }
  9779. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9780. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9781. kfree(tmp);
  9782. return ret;
  9783. }
  9784. /* offset and length are dword aligned */
  9785. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9786. u8 *buf)
  9787. {
  9788. int i, ret = 0;
  9789. for (i = 0; i < len; i += 4, offset += 4) {
  9790. u32 page_off, phy_addr, nvram_cmd;
  9791. __be32 data;
  9792. memcpy(&data, buf + i, 4);
  9793. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9794. page_off = offset % tp->nvram_pagesize;
  9795. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9796. tw32(NVRAM_ADDR, phy_addr);
  9797. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9798. if (page_off == 0 || i == 0)
  9799. nvram_cmd |= NVRAM_CMD_FIRST;
  9800. if (page_off == (tp->nvram_pagesize - 4))
  9801. nvram_cmd |= NVRAM_CMD_LAST;
  9802. if (i == (len - 4))
  9803. nvram_cmd |= NVRAM_CMD_LAST;
  9804. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9805. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9806. (tp->nvram_jedecnum == JEDEC_ST) &&
  9807. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9808. if ((ret = tg3_nvram_exec_cmd(tp,
  9809. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9810. NVRAM_CMD_DONE)))
  9811. break;
  9812. }
  9813. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9814. /* We always do complete word writes to eeprom. */
  9815. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9816. }
  9817. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9818. break;
  9819. }
  9820. return ret;
  9821. }
  9822. /* offset and length are dword aligned */
  9823. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9824. {
  9825. int ret;
  9826. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9827. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9828. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9829. udelay(40);
  9830. }
  9831. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9832. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9833. } else {
  9834. u32 grc_mode;
  9835. ret = tg3_nvram_lock(tp);
  9836. if (ret)
  9837. return ret;
  9838. tg3_enable_nvram_access(tp);
  9839. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9840. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9841. tw32(NVRAM_WRITE1, 0x406);
  9842. grc_mode = tr32(GRC_MODE);
  9843. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9844. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9845. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9846. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9847. buf);
  9848. } else {
  9849. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9850. buf);
  9851. }
  9852. grc_mode = tr32(GRC_MODE);
  9853. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9854. tg3_disable_nvram_access(tp);
  9855. tg3_nvram_unlock(tp);
  9856. }
  9857. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9858. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9859. udelay(40);
  9860. }
  9861. return ret;
  9862. }
  9863. struct subsys_tbl_ent {
  9864. u16 subsys_vendor, subsys_devid;
  9865. u32 phy_id;
  9866. };
  9867. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  9868. /* Broadcom boards. */
  9869. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9870. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  9871. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9872. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  9873. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9874. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  9875. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9876. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  9877. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9878. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  9879. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9880. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  9881. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9882. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  9883. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9884. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  9885. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9886. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  9887. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9888. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  9889. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9890. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  9891. /* 3com boards. */
  9892. { TG3PCI_SUBVENDOR_ID_3COM,
  9893. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  9894. { TG3PCI_SUBVENDOR_ID_3COM,
  9895. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  9896. { TG3PCI_SUBVENDOR_ID_3COM,
  9897. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  9898. { TG3PCI_SUBVENDOR_ID_3COM,
  9899. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  9900. { TG3PCI_SUBVENDOR_ID_3COM,
  9901. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  9902. /* DELL boards. */
  9903. { TG3PCI_SUBVENDOR_ID_DELL,
  9904. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  9905. { TG3PCI_SUBVENDOR_ID_DELL,
  9906. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  9907. { TG3PCI_SUBVENDOR_ID_DELL,
  9908. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  9909. { TG3PCI_SUBVENDOR_ID_DELL,
  9910. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  9911. /* Compaq boards. */
  9912. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9913. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  9914. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9915. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  9916. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9917. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  9918. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9919. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  9920. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9921. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  9922. /* IBM boards. */
  9923. { TG3PCI_SUBVENDOR_ID_IBM,
  9924. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  9925. };
  9926. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  9927. {
  9928. int i;
  9929. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9930. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9931. tp->pdev->subsystem_vendor) &&
  9932. (subsys_id_to_phy_id[i].subsys_devid ==
  9933. tp->pdev->subsystem_device))
  9934. return &subsys_id_to_phy_id[i];
  9935. }
  9936. return NULL;
  9937. }
  9938. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9939. {
  9940. u32 val;
  9941. u16 pmcsr;
  9942. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9943. * so need make sure we're in D0.
  9944. */
  9945. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9946. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9947. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9948. msleep(1);
  9949. /* Make sure register accesses (indirect or otherwise)
  9950. * will function correctly.
  9951. */
  9952. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9953. tp->misc_host_ctrl);
  9954. /* The memory arbiter has to be enabled in order for SRAM accesses
  9955. * to succeed. Normally on powerup the tg3 chip firmware will make
  9956. * sure it is enabled, but other entities such as system netboot
  9957. * code might disable it.
  9958. */
  9959. val = tr32(MEMARB_MODE);
  9960. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9961. tp->phy_id = TG3_PHY_ID_INVALID;
  9962. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9963. /* Assume an onboard device and WOL capable by default. */
  9964. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9965. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9966. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9967. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9968. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9969. }
  9970. val = tr32(VCPU_CFGSHDW);
  9971. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9972. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9973. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9974. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9975. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9976. goto done;
  9977. }
  9978. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9979. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9980. u32 nic_cfg, led_cfg;
  9981. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9982. int eeprom_phy_serdes = 0;
  9983. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9984. tp->nic_sram_data_cfg = nic_cfg;
  9985. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9986. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9987. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9988. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9989. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9990. (ver > 0) && (ver < 0x100))
  9991. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9992. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9993. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9994. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9995. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9996. eeprom_phy_serdes = 1;
  9997. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9998. if (nic_phy_id != 0) {
  9999. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10000. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10001. eeprom_phy_id = (id1 >> 16) << 10;
  10002. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10003. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10004. } else
  10005. eeprom_phy_id = 0;
  10006. tp->phy_id = eeprom_phy_id;
  10007. if (eeprom_phy_serdes) {
  10008. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10009. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10010. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10011. else
  10012. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10013. }
  10014. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10015. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10016. SHASTA_EXT_LED_MODE_MASK);
  10017. else
  10018. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10019. switch (led_cfg) {
  10020. default:
  10021. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10022. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10023. break;
  10024. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10025. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10026. break;
  10027. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10028. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10029. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10030. * read on some older 5700/5701 bootcode.
  10031. */
  10032. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10033. ASIC_REV_5700 ||
  10034. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10035. ASIC_REV_5701)
  10036. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10037. break;
  10038. case SHASTA_EXT_LED_SHARED:
  10039. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10040. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10041. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10042. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10043. LED_CTRL_MODE_PHY_2);
  10044. break;
  10045. case SHASTA_EXT_LED_MAC:
  10046. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10047. break;
  10048. case SHASTA_EXT_LED_COMBO:
  10049. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10050. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10051. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10052. LED_CTRL_MODE_PHY_2);
  10053. break;
  10054. }
  10055. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10056. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10057. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10058. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10059. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10060. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10061. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10062. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10063. if ((tp->pdev->subsystem_vendor ==
  10064. PCI_VENDOR_ID_ARIMA) &&
  10065. (tp->pdev->subsystem_device == 0x205a ||
  10066. tp->pdev->subsystem_device == 0x2063))
  10067. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10068. } else {
  10069. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10070. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10071. }
  10072. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10073. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10074. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10075. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10076. }
  10077. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10078. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10079. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10080. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10081. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10082. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10083. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10084. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10085. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10086. if (cfg2 & (1 << 17))
  10087. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10088. /* serdes signal pre-emphasis in register 0x590 set by */
  10089. /* bootcode if bit 18 is set */
  10090. if (cfg2 & (1 << 18))
  10091. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10092. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10093. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10094. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10095. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10096. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10097. u32 cfg3;
  10098. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10099. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10100. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10101. }
  10102. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10103. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10104. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10105. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10106. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10107. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10108. }
  10109. done:
  10110. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10111. device_set_wakeup_enable(&tp->pdev->dev,
  10112. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10113. }
  10114. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10115. {
  10116. int i;
  10117. u32 val;
  10118. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10119. tw32(OTP_CTRL, cmd);
  10120. /* Wait for up to 1 ms for command to execute. */
  10121. for (i = 0; i < 100; i++) {
  10122. val = tr32(OTP_STATUS);
  10123. if (val & OTP_STATUS_CMD_DONE)
  10124. break;
  10125. udelay(10);
  10126. }
  10127. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10128. }
  10129. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10130. * configuration is a 32-bit value that straddles the alignment boundary.
  10131. * We do two 32-bit reads and then shift and merge the results.
  10132. */
  10133. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10134. {
  10135. u32 bhalf_otp, thalf_otp;
  10136. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10137. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10138. return 0;
  10139. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10140. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10141. return 0;
  10142. thalf_otp = tr32(OTP_READ_DATA);
  10143. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10144. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10145. return 0;
  10146. bhalf_otp = tr32(OTP_READ_DATA);
  10147. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10148. }
  10149. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10150. {
  10151. u32 hw_phy_id_1, hw_phy_id_2;
  10152. u32 hw_phy_id, hw_phy_id_masked;
  10153. int err;
  10154. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10155. return tg3_phy_init(tp);
  10156. /* Reading the PHY ID register can conflict with ASF
  10157. * firmware access to the PHY hardware.
  10158. */
  10159. err = 0;
  10160. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10161. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10162. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10163. } else {
  10164. /* Now read the physical PHY_ID from the chip and verify
  10165. * that it is sane. If it doesn't look good, we fall back
  10166. * to either the hard-coded table based PHY_ID and failing
  10167. * that the value found in the eeprom area.
  10168. */
  10169. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10170. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10171. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10172. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10173. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10174. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10175. }
  10176. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10177. tp->phy_id = hw_phy_id;
  10178. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10179. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10180. else
  10181. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10182. } else {
  10183. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10184. /* Do nothing, phy ID already set up in
  10185. * tg3_get_eeprom_hw_cfg().
  10186. */
  10187. } else {
  10188. struct subsys_tbl_ent *p;
  10189. /* No eeprom signature? Try the hardcoded
  10190. * subsys device table.
  10191. */
  10192. p = tg3_lookup_by_subsys(tp);
  10193. if (!p)
  10194. return -ENODEV;
  10195. tp->phy_id = p->phy_id;
  10196. if (!tp->phy_id ||
  10197. tp->phy_id == TG3_PHY_ID_BCM8002)
  10198. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10199. }
  10200. }
  10201. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10202. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10203. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10204. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10205. tg3_readphy(tp, MII_BMSR, &bmsr);
  10206. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10207. (bmsr & BMSR_LSTATUS))
  10208. goto skip_phy_reset;
  10209. err = tg3_phy_reset(tp);
  10210. if (err)
  10211. return err;
  10212. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10213. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10214. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10215. tg3_ctrl = 0;
  10216. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10217. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10218. MII_TG3_CTRL_ADV_1000_FULL);
  10219. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10220. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10221. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10222. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10223. }
  10224. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10225. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10226. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10227. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10228. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10229. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10230. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10231. tg3_writephy(tp, MII_BMCR,
  10232. BMCR_ANENABLE | BMCR_ANRESTART);
  10233. }
  10234. tg3_phy_set_wirespeed(tp);
  10235. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10236. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10237. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10238. }
  10239. skip_phy_reset:
  10240. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10241. err = tg3_init_5401phy_dsp(tp);
  10242. if (err)
  10243. return err;
  10244. err = tg3_init_5401phy_dsp(tp);
  10245. }
  10246. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10247. tp->link_config.advertising =
  10248. (ADVERTISED_1000baseT_Half |
  10249. ADVERTISED_1000baseT_Full |
  10250. ADVERTISED_Autoneg |
  10251. ADVERTISED_FIBRE);
  10252. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10253. tp->link_config.advertising &=
  10254. ~(ADVERTISED_1000baseT_Half |
  10255. ADVERTISED_1000baseT_Full);
  10256. return err;
  10257. }
  10258. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10259. {
  10260. u8 vpd_data[TG3_NVM_VPD_LEN];
  10261. unsigned int block_end, rosize, len;
  10262. int j, i = 0;
  10263. u32 magic;
  10264. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10265. tg3_nvram_read(tp, 0x0, &magic))
  10266. goto out_not_found;
  10267. if (magic == TG3_EEPROM_MAGIC) {
  10268. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10269. u32 tmp;
  10270. /* The data is in little-endian format in NVRAM.
  10271. * Use the big-endian read routines to preserve
  10272. * the byte order as it exists in NVRAM.
  10273. */
  10274. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10275. goto out_not_found;
  10276. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10277. }
  10278. } else {
  10279. ssize_t cnt;
  10280. unsigned int pos = 0;
  10281. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10282. cnt = pci_read_vpd(tp->pdev, pos,
  10283. TG3_NVM_VPD_LEN - pos,
  10284. &vpd_data[pos]);
  10285. if (cnt == -ETIMEDOUT || -EINTR)
  10286. cnt = 0;
  10287. else if (cnt < 0)
  10288. goto out_not_found;
  10289. }
  10290. if (pos != TG3_NVM_VPD_LEN)
  10291. goto out_not_found;
  10292. }
  10293. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10294. PCI_VPD_LRDT_RO_DATA);
  10295. if (i < 0)
  10296. goto out_not_found;
  10297. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10298. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10299. i += PCI_VPD_LRDT_TAG_SIZE;
  10300. if (block_end > TG3_NVM_VPD_LEN)
  10301. goto out_not_found;
  10302. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10303. PCI_VPD_RO_KEYWORD_MFR_ID);
  10304. if (j > 0) {
  10305. len = pci_vpd_info_field_size(&vpd_data[j]);
  10306. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10307. if (j + len > block_end || len != 4 ||
  10308. memcmp(&vpd_data[j], "1028", 4))
  10309. goto partno;
  10310. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10311. PCI_VPD_RO_KEYWORD_VENDOR0);
  10312. if (j < 0)
  10313. goto partno;
  10314. len = pci_vpd_info_field_size(&vpd_data[j]);
  10315. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10316. if (j + len > block_end)
  10317. goto partno;
  10318. memcpy(tp->fw_ver, &vpd_data[j], len);
  10319. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10320. }
  10321. partno:
  10322. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10323. PCI_VPD_RO_KEYWORD_PARTNO);
  10324. if (i < 0)
  10325. goto out_not_found;
  10326. len = pci_vpd_info_field_size(&vpd_data[i]);
  10327. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10328. if (len > TG3_BPN_SIZE ||
  10329. (len + i) > TG3_NVM_VPD_LEN)
  10330. goto out_not_found;
  10331. memcpy(tp->board_part_number, &vpd_data[i], len);
  10332. return;
  10333. out_not_found:
  10334. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10335. strcpy(tp->board_part_number, "BCM95906");
  10336. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10337. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10338. strcpy(tp->board_part_number, "BCM57780");
  10339. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10340. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10341. strcpy(tp->board_part_number, "BCM57760");
  10342. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10343. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10344. strcpy(tp->board_part_number, "BCM57790");
  10345. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10346. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10347. strcpy(tp->board_part_number, "BCM57788");
  10348. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10349. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10350. strcpy(tp->board_part_number, "BCM57761");
  10351. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10352. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10353. strcpy(tp->board_part_number, "BCM57765");
  10354. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10355. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10356. strcpy(tp->board_part_number, "BCM57781");
  10357. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10358. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10359. strcpy(tp->board_part_number, "BCM57785");
  10360. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10361. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10362. strcpy(tp->board_part_number, "BCM57791");
  10363. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10364. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10365. strcpy(tp->board_part_number, "BCM57795");
  10366. else
  10367. strcpy(tp->board_part_number, "none");
  10368. }
  10369. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10370. {
  10371. u32 val;
  10372. if (tg3_nvram_read(tp, offset, &val) ||
  10373. (val & 0xfc000000) != 0x0c000000 ||
  10374. tg3_nvram_read(tp, offset + 4, &val) ||
  10375. val != 0)
  10376. return 0;
  10377. return 1;
  10378. }
  10379. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10380. {
  10381. u32 val, offset, start, ver_offset;
  10382. int i, dst_off;
  10383. bool newver = false;
  10384. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10385. tg3_nvram_read(tp, 0x4, &start))
  10386. return;
  10387. offset = tg3_nvram_logical_addr(tp, offset);
  10388. if (tg3_nvram_read(tp, offset, &val))
  10389. return;
  10390. if ((val & 0xfc000000) == 0x0c000000) {
  10391. if (tg3_nvram_read(tp, offset + 4, &val))
  10392. return;
  10393. if (val == 0)
  10394. newver = true;
  10395. }
  10396. dst_off = strlen(tp->fw_ver);
  10397. if (newver) {
  10398. if (TG3_VER_SIZE - dst_off < 16 ||
  10399. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10400. return;
  10401. offset = offset + ver_offset - start;
  10402. for (i = 0; i < 16; i += 4) {
  10403. __be32 v;
  10404. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10405. return;
  10406. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10407. }
  10408. } else {
  10409. u32 major, minor;
  10410. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10411. return;
  10412. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10413. TG3_NVM_BCVER_MAJSFT;
  10414. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10415. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10416. "v%d.%02d", major, minor);
  10417. }
  10418. }
  10419. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10420. {
  10421. u32 val, major, minor;
  10422. /* Use native endian representation */
  10423. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10424. return;
  10425. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10426. TG3_NVM_HWSB_CFG1_MAJSFT;
  10427. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10428. TG3_NVM_HWSB_CFG1_MINSFT;
  10429. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10430. }
  10431. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10432. {
  10433. u32 offset, major, minor, build;
  10434. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10435. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10436. return;
  10437. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10438. case TG3_EEPROM_SB_REVISION_0:
  10439. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10440. break;
  10441. case TG3_EEPROM_SB_REVISION_2:
  10442. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10443. break;
  10444. case TG3_EEPROM_SB_REVISION_3:
  10445. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10446. break;
  10447. case TG3_EEPROM_SB_REVISION_4:
  10448. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10449. break;
  10450. case TG3_EEPROM_SB_REVISION_5:
  10451. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10452. break;
  10453. default:
  10454. return;
  10455. }
  10456. if (tg3_nvram_read(tp, offset, &val))
  10457. return;
  10458. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10459. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10460. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10461. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10462. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10463. if (minor > 99 || build > 26)
  10464. return;
  10465. offset = strlen(tp->fw_ver);
  10466. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10467. " v%d.%02d", major, minor);
  10468. if (build > 0) {
  10469. offset = strlen(tp->fw_ver);
  10470. if (offset < TG3_VER_SIZE - 1)
  10471. tp->fw_ver[offset] = 'a' + build - 1;
  10472. }
  10473. }
  10474. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10475. {
  10476. u32 val, offset, start;
  10477. int i, vlen;
  10478. for (offset = TG3_NVM_DIR_START;
  10479. offset < TG3_NVM_DIR_END;
  10480. offset += TG3_NVM_DIRENT_SIZE) {
  10481. if (tg3_nvram_read(tp, offset, &val))
  10482. return;
  10483. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10484. break;
  10485. }
  10486. if (offset == TG3_NVM_DIR_END)
  10487. return;
  10488. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10489. start = 0x08000000;
  10490. else if (tg3_nvram_read(tp, offset - 4, &start))
  10491. return;
  10492. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10493. !tg3_fw_img_is_valid(tp, offset) ||
  10494. tg3_nvram_read(tp, offset + 8, &val))
  10495. return;
  10496. offset += val - start;
  10497. vlen = strlen(tp->fw_ver);
  10498. tp->fw_ver[vlen++] = ',';
  10499. tp->fw_ver[vlen++] = ' ';
  10500. for (i = 0; i < 4; i++) {
  10501. __be32 v;
  10502. if (tg3_nvram_read_be32(tp, offset, &v))
  10503. return;
  10504. offset += sizeof(v);
  10505. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10506. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10507. break;
  10508. }
  10509. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10510. vlen += sizeof(v);
  10511. }
  10512. }
  10513. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10514. {
  10515. int vlen;
  10516. u32 apedata;
  10517. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10518. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10519. return;
  10520. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10521. if (apedata != APE_SEG_SIG_MAGIC)
  10522. return;
  10523. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10524. if (!(apedata & APE_FW_STATUS_READY))
  10525. return;
  10526. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10527. vlen = strlen(tp->fw_ver);
  10528. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10529. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10530. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10531. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10532. (apedata & APE_FW_VERSION_BLDMSK));
  10533. }
  10534. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10535. {
  10536. u32 val;
  10537. bool vpd_vers = false;
  10538. if (tp->fw_ver[0] != 0)
  10539. vpd_vers = true;
  10540. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10541. strcat(tp->fw_ver, "sb");
  10542. return;
  10543. }
  10544. if (tg3_nvram_read(tp, 0, &val))
  10545. return;
  10546. if (val == TG3_EEPROM_MAGIC)
  10547. tg3_read_bc_ver(tp);
  10548. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10549. tg3_read_sb_ver(tp, val);
  10550. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10551. tg3_read_hwsb_ver(tp);
  10552. else
  10553. return;
  10554. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10555. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10556. goto done;
  10557. tg3_read_mgmtfw_ver(tp);
  10558. done:
  10559. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10560. }
  10561. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10562. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10563. {
  10564. static struct pci_device_id write_reorder_chipsets[] = {
  10565. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10566. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10567. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10568. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10569. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10570. PCI_DEVICE_ID_VIA_8385_0) },
  10571. { },
  10572. };
  10573. u32 misc_ctrl_reg;
  10574. u32 pci_state_reg, grc_misc_cfg;
  10575. u32 val;
  10576. u16 pci_cmd;
  10577. int err;
  10578. /* Force memory write invalidate off. If we leave it on,
  10579. * then on 5700_BX chips we have to enable a workaround.
  10580. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10581. * to match the cacheline size. The Broadcom driver have this
  10582. * workaround but turns MWI off all the times so never uses
  10583. * it. This seems to suggest that the workaround is insufficient.
  10584. */
  10585. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10586. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10587. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10588. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10589. * has the register indirect write enable bit set before
  10590. * we try to access any of the MMIO registers. It is also
  10591. * critical that the PCI-X hw workaround situation is decided
  10592. * before that as well.
  10593. */
  10594. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10595. &misc_ctrl_reg);
  10596. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10597. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10598. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10599. u32 prod_id_asic_rev;
  10600. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10601. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10602. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10603. pci_read_config_dword(tp->pdev,
  10604. TG3PCI_GEN2_PRODID_ASICREV,
  10605. &prod_id_asic_rev);
  10606. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10607. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10608. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10609. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10610. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10611. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10612. pci_read_config_dword(tp->pdev,
  10613. TG3PCI_GEN15_PRODID_ASICREV,
  10614. &prod_id_asic_rev);
  10615. else
  10616. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10617. &prod_id_asic_rev);
  10618. tp->pci_chip_rev_id = prod_id_asic_rev;
  10619. }
  10620. /* Wrong chip ID in 5752 A0. This code can be removed later
  10621. * as A0 is not in production.
  10622. */
  10623. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10624. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10625. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10626. * we need to disable memory and use config. cycles
  10627. * only to access all registers. The 5702/03 chips
  10628. * can mistakenly decode the special cycles from the
  10629. * ICH chipsets as memory write cycles, causing corruption
  10630. * of register and memory space. Only certain ICH bridges
  10631. * will drive special cycles with non-zero data during the
  10632. * address phase which can fall within the 5703's address
  10633. * range. This is not an ICH bug as the PCI spec allows
  10634. * non-zero address during special cycles. However, only
  10635. * these ICH bridges are known to drive non-zero addresses
  10636. * during special cycles.
  10637. *
  10638. * Since special cycles do not cross PCI bridges, we only
  10639. * enable this workaround if the 5703 is on the secondary
  10640. * bus of these ICH bridges.
  10641. */
  10642. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10643. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10644. static struct tg3_dev_id {
  10645. u32 vendor;
  10646. u32 device;
  10647. u32 rev;
  10648. } ich_chipsets[] = {
  10649. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10650. PCI_ANY_ID },
  10651. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10652. PCI_ANY_ID },
  10653. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10654. 0xa },
  10655. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10656. PCI_ANY_ID },
  10657. { },
  10658. };
  10659. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10660. struct pci_dev *bridge = NULL;
  10661. while (pci_id->vendor != 0) {
  10662. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10663. bridge);
  10664. if (!bridge) {
  10665. pci_id++;
  10666. continue;
  10667. }
  10668. if (pci_id->rev != PCI_ANY_ID) {
  10669. if (bridge->revision > pci_id->rev)
  10670. continue;
  10671. }
  10672. if (bridge->subordinate &&
  10673. (bridge->subordinate->number ==
  10674. tp->pdev->bus->number)) {
  10675. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10676. pci_dev_put(bridge);
  10677. break;
  10678. }
  10679. }
  10680. }
  10681. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10682. static struct tg3_dev_id {
  10683. u32 vendor;
  10684. u32 device;
  10685. } bridge_chipsets[] = {
  10686. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10687. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10688. { },
  10689. };
  10690. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10691. struct pci_dev *bridge = NULL;
  10692. while (pci_id->vendor != 0) {
  10693. bridge = pci_get_device(pci_id->vendor,
  10694. pci_id->device,
  10695. bridge);
  10696. if (!bridge) {
  10697. pci_id++;
  10698. continue;
  10699. }
  10700. if (bridge->subordinate &&
  10701. (bridge->subordinate->number <=
  10702. tp->pdev->bus->number) &&
  10703. (bridge->subordinate->subordinate >=
  10704. tp->pdev->bus->number)) {
  10705. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10706. pci_dev_put(bridge);
  10707. break;
  10708. }
  10709. }
  10710. }
  10711. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10712. * DMA addresses > 40-bit. This bridge may have other additional
  10713. * 57xx devices behind it in some 4-port NIC designs for example.
  10714. * Any tg3 device found behind the bridge will also need the 40-bit
  10715. * DMA workaround.
  10716. */
  10717. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10718. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10719. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10720. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10721. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10722. } else {
  10723. struct pci_dev *bridge = NULL;
  10724. do {
  10725. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10726. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10727. bridge);
  10728. if (bridge && bridge->subordinate &&
  10729. (bridge->subordinate->number <=
  10730. tp->pdev->bus->number) &&
  10731. (bridge->subordinate->subordinate >=
  10732. tp->pdev->bus->number)) {
  10733. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10734. pci_dev_put(bridge);
  10735. break;
  10736. }
  10737. } while (bridge);
  10738. }
  10739. /* Initialize misc host control in PCI block. */
  10740. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10741. MISC_HOST_CTRL_CHIPREV);
  10742. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10743. tp->misc_host_ctrl);
  10744. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10745. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10746. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10747. tp->pdev_peer = tg3_find_peer(tp);
  10748. /* Intentionally exclude ASIC_REV_5906 */
  10749. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10750. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10751. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10752. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10753. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10754. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10755. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10756. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10757. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10758. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10759. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10760. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10761. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10762. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10763. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10764. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10765. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10766. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10767. /* 5700 B0 chips do not support checksumming correctly due
  10768. * to hardware bugs.
  10769. */
  10770. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10771. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10772. else {
  10773. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10774. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10775. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10776. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10777. }
  10778. /* Determine TSO capabilities */
  10779. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10780. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10781. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10782. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10783. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10784. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10785. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10786. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10787. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10788. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10789. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10790. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10791. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10792. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10793. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10795. tp->fw_needed = FIRMWARE_TG3TSO5;
  10796. else
  10797. tp->fw_needed = FIRMWARE_TG3TSO;
  10798. }
  10799. tp->irq_max = 1;
  10800. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10801. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10802. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10803. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10804. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10805. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10806. tp->pdev_peer == tp->pdev))
  10807. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10808. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10809. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10810. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10811. }
  10812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10814. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10815. tp->irq_max = TG3_IRQ_MAX_VECS;
  10816. }
  10817. }
  10818. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10819. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10820. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10821. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10822. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10823. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10824. }
  10825. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10827. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10828. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10829. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10830. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10831. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10832. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10833. &pci_state_reg);
  10834. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10835. if (tp->pcie_cap != 0) {
  10836. u16 lnkctl;
  10837. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10838. pcie_set_readrq(tp->pdev, 4096);
  10839. pci_read_config_word(tp->pdev,
  10840. tp->pcie_cap + PCI_EXP_LNKCTL,
  10841. &lnkctl);
  10842. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10843. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10844. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10847. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10848. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10849. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10850. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  10851. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  10852. }
  10853. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10854. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10855. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10856. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10857. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10858. if (!tp->pcix_cap) {
  10859. dev_err(&tp->pdev->dev,
  10860. "Cannot find PCI-X capability, aborting\n");
  10861. return -EIO;
  10862. }
  10863. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10864. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10865. }
  10866. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10867. * reordering to the mailbox registers done by the host
  10868. * controller can cause major troubles. We read back from
  10869. * every mailbox register write to force the writes to be
  10870. * posted to the chip in order.
  10871. */
  10872. if (pci_dev_present(write_reorder_chipsets) &&
  10873. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10874. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10875. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10876. &tp->pci_cacheline_sz);
  10877. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10878. &tp->pci_lat_timer);
  10879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10880. tp->pci_lat_timer < 64) {
  10881. tp->pci_lat_timer = 64;
  10882. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10883. tp->pci_lat_timer);
  10884. }
  10885. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10886. /* 5700 BX chips need to have their TX producer index
  10887. * mailboxes written twice to workaround a bug.
  10888. */
  10889. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10890. /* If we are in PCI-X mode, enable register write workaround.
  10891. *
  10892. * The workaround is to use indirect register accesses
  10893. * for all chip writes not to mailbox registers.
  10894. */
  10895. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10896. u32 pm_reg;
  10897. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10898. /* The chip can have it's power management PCI config
  10899. * space registers clobbered due to this bug.
  10900. * So explicitly force the chip into D0 here.
  10901. */
  10902. pci_read_config_dword(tp->pdev,
  10903. tp->pm_cap + PCI_PM_CTRL,
  10904. &pm_reg);
  10905. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10906. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10907. pci_write_config_dword(tp->pdev,
  10908. tp->pm_cap + PCI_PM_CTRL,
  10909. pm_reg);
  10910. /* Also, force SERR#/PERR# in PCI command. */
  10911. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10912. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10913. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10914. }
  10915. }
  10916. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10917. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10918. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10919. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10920. /* Chip-specific fixup from Broadcom driver */
  10921. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10922. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10923. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10924. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10925. }
  10926. /* Default fast path register access methods */
  10927. tp->read32 = tg3_read32;
  10928. tp->write32 = tg3_write32;
  10929. tp->read32_mbox = tg3_read32;
  10930. tp->write32_mbox = tg3_write32;
  10931. tp->write32_tx_mbox = tg3_write32;
  10932. tp->write32_rx_mbox = tg3_write32;
  10933. /* Various workaround register access methods */
  10934. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10935. tp->write32 = tg3_write_indirect_reg32;
  10936. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10937. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10938. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10939. /*
  10940. * Back to back register writes can cause problems on these
  10941. * chips, the workaround is to read back all reg writes
  10942. * except those to mailbox regs.
  10943. *
  10944. * See tg3_write_indirect_reg32().
  10945. */
  10946. tp->write32 = tg3_write_flush_reg32;
  10947. }
  10948. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10949. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10950. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10951. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10952. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10953. }
  10954. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10955. tp->read32 = tg3_read_indirect_reg32;
  10956. tp->write32 = tg3_write_indirect_reg32;
  10957. tp->read32_mbox = tg3_read_indirect_mbox;
  10958. tp->write32_mbox = tg3_write_indirect_mbox;
  10959. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10960. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10961. iounmap(tp->regs);
  10962. tp->regs = NULL;
  10963. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10964. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10965. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10966. }
  10967. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10968. tp->read32_mbox = tg3_read32_mbox_5906;
  10969. tp->write32_mbox = tg3_write32_mbox_5906;
  10970. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10971. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10972. }
  10973. if (tp->write32 == tg3_write_indirect_reg32 ||
  10974. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10975. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10976. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10977. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10978. /* Get eeprom hw config before calling tg3_set_power_state().
  10979. * In particular, the TG3_FLG2_IS_NIC flag must be
  10980. * determined before calling tg3_set_power_state() so that
  10981. * we know whether or not to switch out of Vaux power.
  10982. * When the flag is set, it means that GPIO1 is used for eeprom
  10983. * write protect and also implies that it is a LOM where GPIOs
  10984. * are not used to switch power.
  10985. */
  10986. tg3_get_eeprom_hw_cfg(tp);
  10987. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10988. /* Allow reads and writes to the
  10989. * APE register and memory space.
  10990. */
  10991. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10992. PCISTATE_ALLOW_APE_SHMEM_WR;
  10993. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10994. pci_state_reg);
  10995. }
  10996. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10997. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10998. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10999. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11000. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11001. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11002. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11003. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11004. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11005. * It is also used as eeprom write protect on LOMs.
  11006. */
  11007. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11008. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11009. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11010. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11011. GRC_LCLCTRL_GPIO_OUTPUT1);
  11012. /* Unused GPIO3 must be driven as output on 5752 because there
  11013. * are no pull-up resistors on unused GPIO pins.
  11014. */
  11015. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11016. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11017. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11018. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11019. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11020. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11021. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11022. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11023. /* Turn off the debug UART. */
  11024. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11025. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11026. /* Keep VMain power. */
  11027. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11028. GRC_LCLCTRL_GPIO_OUTPUT0;
  11029. }
  11030. /* Force the chip into D0. */
  11031. err = tg3_set_power_state(tp, PCI_D0);
  11032. if (err) {
  11033. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11034. return err;
  11035. }
  11036. /* Derive initial jumbo mode from MTU assigned in
  11037. * ether_setup() via the alloc_etherdev() call
  11038. */
  11039. if (tp->dev->mtu > ETH_DATA_LEN &&
  11040. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11041. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11042. /* Determine WakeOnLan speed to use. */
  11043. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11044. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11045. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11046. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11047. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11048. } else {
  11049. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11050. }
  11051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11052. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11053. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11054. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11055. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11056. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11057. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11058. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11059. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11060. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11061. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11062. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11063. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11064. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11065. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11066. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11067. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11068. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11069. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11070. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11071. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11072. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11073. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11074. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11075. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11076. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11077. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11078. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11079. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11080. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11081. } else
  11082. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11083. }
  11084. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11085. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11086. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11087. if (tp->phy_otp == 0)
  11088. tp->phy_otp = TG3_OTP_DEFAULT;
  11089. }
  11090. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11091. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11092. else
  11093. tp->mi_mode = MAC_MI_MODE_BASE;
  11094. tp->coalesce_mode = 0;
  11095. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11096. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11097. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11100. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11101. err = tg3_mdio_init(tp);
  11102. if (err)
  11103. return err;
  11104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11105. (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
  11106. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  11107. return -ENOTSUPP;
  11108. /* Initialize data/descriptor byte/word swapping. */
  11109. val = tr32(GRC_MODE);
  11110. val &= GRC_MODE_HOST_STACKUP;
  11111. tw32(GRC_MODE, val | tp->grc_mode);
  11112. tg3_switch_clocks(tp);
  11113. /* Clear this out for sanity. */
  11114. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11115. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11116. &pci_state_reg);
  11117. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11118. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11119. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11120. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11121. chiprevid == CHIPREV_ID_5701_B0 ||
  11122. chiprevid == CHIPREV_ID_5701_B2 ||
  11123. chiprevid == CHIPREV_ID_5701_B5) {
  11124. void __iomem *sram_base;
  11125. /* Write some dummy words into the SRAM status block
  11126. * area, see if it reads back correctly. If the return
  11127. * value is bad, force enable the PCIX workaround.
  11128. */
  11129. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11130. writel(0x00000000, sram_base);
  11131. writel(0x00000000, sram_base + 4);
  11132. writel(0xffffffff, sram_base + 4);
  11133. if (readl(sram_base) != 0x00000000)
  11134. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11135. }
  11136. }
  11137. udelay(50);
  11138. tg3_nvram_init(tp);
  11139. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11140. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11141. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11142. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11143. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11144. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11145. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11146. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11147. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11148. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11149. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11150. HOSTCC_MODE_CLRTICK_TXBD);
  11151. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11152. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11153. tp->misc_host_ctrl);
  11154. }
  11155. /* Preserve the APE MAC_MODE bits */
  11156. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11157. tp->mac_mode = tr32(MAC_MODE) |
  11158. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11159. else
  11160. tp->mac_mode = TG3_DEF_MAC_MODE;
  11161. /* these are limited to 10/100 only */
  11162. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11163. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11164. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11165. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11166. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11167. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11168. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11169. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11170. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11171. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11172. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11173. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11174. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11175. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11176. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11177. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11178. err = tg3_phy_probe(tp);
  11179. if (err) {
  11180. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11181. /* ... but do not return immediately ... */
  11182. tg3_mdio_fini(tp);
  11183. }
  11184. tg3_read_vpd(tp);
  11185. tg3_read_fw_ver(tp);
  11186. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11187. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11188. } else {
  11189. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11190. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11191. else
  11192. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11193. }
  11194. /* 5700 {AX,BX} chips have a broken status block link
  11195. * change bit implementation, so we must use the
  11196. * status register in those cases.
  11197. */
  11198. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11199. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11200. else
  11201. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11202. /* The led_ctrl is set during tg3_phy_probe, here we might
  11203. * have to force the link status polling mechanism based
  11204. * upon subsystem IDs.
  11205. */
  11206. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11207. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11208. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11209. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11210. TG3_FLAG_USE_LINKCHG_REG);
  11211. }
  11212. /* For all SERDES we poll the MAC status register. */
  11213. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11214. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11215. else
  11216. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11217. tp->rx_offset = NET_IP_ALIGN;
  11218. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11219. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  11220. tp->rx_offset = 0;
  11221. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11222. /* Increment the rx prod index on the rx std ring by at most
  11223. * 8 for these chips to workaround hw errata.
  11224. */
  11225. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11226. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11228. tp->rx_std_max_post = 8;
  11229. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11230. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11231. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11232. return err;
  11233. }
  11234. #ifdef CONFIG_SPARC
  11235. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11236. {
  11237. struct net_device *dev = tp->dev;
  11238. struct pci_dev *pdev = tp->pdev;
  11239. struct device_node *dp = pci_device_to_OF_node(pdev);
  11240. const unsigned char *addr;
  11241. int len;
  11242. addr = of_get_property(dp, "local-mac-address", &len);
  11243. if (addr && len == 6) {
  11244. memcpy(dev->dev_addr, addr, 6);
  11245. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11246. return 0;
  11247. }
  11248. return -ENODEV;
  11249. }
  11250. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11251. {
  11252. struct net_device *dev = tp->dev;
  11253. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11254. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11255. return 0;
  11256. }
  11257. #endif
  11258. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11259. {
  11260. struct net_device *dev = tp->dev;
  11261. u32 hi, lo, mac_offset;
  11262. int addr_ok = 0;
  11263. #ifdef CONFIG_SPARC
  11264. if (!tg3_get_macaddr_sparc(tp))
  11265. return 0;
  11266. #endif
  11267. mac_offset = 0x7c;
  11268. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11269. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11270. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11271. mac_offset = 0xcc;
  11272. if (tg3_nvram_lock(tp))
  11273. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11274. else
  11275. tg3_nvram_unlock(tp);
  11276. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11277. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11278. mac_offset = 0xcc;
  11279. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11280. mac_offset = 0x10;
  11281. /* First try to get it from MAC address mailbox. */
  11282. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11283. if ((hi >> 16) == 0x484b) {
  11284. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11285. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11286. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11287. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11288. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11289. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11290. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11291. /* Some old bootcode may report a 0 MAC address in SRAM */
  11292. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11293. }
  11294. if (!addr_ok) {
  11295. /* Next, try NVRAM. */
  11296. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11297. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11298. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11299. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11300. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11301. }
  11302. /* Finally just fetch it out of the MAC control regs. */
  11303. else {
  11304. hi = tr32(MAC_ADDR_0_HIGH);
  11305. lo = tr32(MAC_ADDR_0_LOW);
  11306. dev->dev_addr[5] = lo & 0xff;
  11307. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11308. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11309. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11310. dev->dev_addr[1] = hi & 0xff;
  11311. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11312. }
  11313. }
  11314. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11315. #ifdef CONFIG_SPARC
  11316. if (!tg3_get_default_macaddr_sparc(tp))
  11317. return 0;
  11318. #endif
  11319. return -EINVAL;
  11320. }
  11321. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11322. return 0;
  11323. }
  11324. #define BOUNDARY_SINGLE_CACHELINE 1
  11325. #define BOUNDARY_MULTI_CACHELINE 2
  11326. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11327. {
  11328. int cacheline_size;
  11329. u8 byte;
  11330. int goal;
  11331. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11332. if (byte == 0)
  11333. cacheline_size = 1024;
  11334. else
  11335. cacheline_size = (int) byte * 4;
  11336. /* On 5703 and later chips, the boundary bits have no
  11337. * effect.
  11338. */
  11339. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11340. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11341. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11342. goto out;
  11343. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11344. goal = BOUNDARY_MULTI_CACHELINE;
  11345. #else
  11346. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11347. goal = BOUNDARY_SINGLE_CACHELINE;
  11348. #else
  11349. goal = 0;
  11350. #endif
  11351. #endif
  11352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11353. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11354. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11355. goto out;
  11356. }
  11357. if (!goal)
  11358. goto out;
  11359. /* PCI controllers on most RISC systems tend to disconnect
  11360. * when a device tries to burst across a cache-line boundary.
  11361. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11362. *
  11363. * Unfortunately, for PCI-E there are only limited
  11364. * write-side controls for this, and thus for reads
  11365. * we will still get the disconnects. We'll also waste
  11366. * these PCI cycles for both read and write for chips
  11367. * other than 5700 and 5701 which do not implement the
  11368. * boundary bits.
  11369. */
  11370. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11371. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11372. switch (cacheline_size) {
  11373. case 16:
  11374. case 32:
  11375. case 64:
  11376. case 128:
  11377. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11378. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11379. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11380. } else {
  11381. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11382. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11383. }
  11384. break;
  11385. case 256:
  11386. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11387. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11388. break;
  11389. default:
  11390. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11391. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11392. break;
  11393. }
  11394. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11395. switch (cacheline_size) {
  11396. case 16:
  11397. case 32:
  11398. case 64:
  11399. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11400. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11401. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11402. break;
  11403. }
  11404. /* fallthrough */
  11405. case 128:
  11406. default:
  11407. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11408. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11409. break;
  11410. }
  11411. } else {
  11412. switch (cacheline_size) {
  11413. case 16:
  11414. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11415. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11416. DMA_RWCTRL_WRITE_BNDRY_16);
  11417. break;
  11418. }
  11419. /* fallthrough */
  11420. case 32:
  11421. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11422. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11423. DMA_RWCTRL_WRITE_BNDRY_32);
  11424. break;
  11425. }
  11426. /* fallthrough */
  11427. case 64:
  11428. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11429. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11430. DMA_RWCTRL_WRITE_BNDRY_64);
  11431. break;
  11432. }
  11433. /* fallthrough */
  11434. case 128:
  11435. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11436. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11437. DMA_RWCTRL_WRITE_BNDRY_128);
  11438. break;
  11439. }
  11440. /* fallthrough */
  11441. case 256:
  11442. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11443. DMA_RWCTRL_WRITE_BNDRY_256);
  11444. break;
  11445. case 512:
  11446. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11447. DMA_RWCTRL_WRITE_BNDRY_512);
  11448. break;
  11449. case 1024:
  11450. default:
  11451. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11452. DMA_RWCTRL_WRITE_BNDRY_1024);
  11453. break;
  11454. }
  11455. }
  11456. out:
  11457. return val;
  11458. }
  11459. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11460. {
  11461. struct tg3_internal_buffer_desc test_desc;
  11462. u32 sram_dma_descs;
  11463. int i, ret;
  11464. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11465. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11466. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11467. tw32(RDMAC_STATUS, 0);
  11468. tw32(WDMAC_STATUS, 0);
  11469. tw32(BUFMGR_MODE, 0);
  11470. tw32(FTQ_RESET, 0);
  11471. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11472. test_desc.addr_lo = buf_dma & 0xffffffff;
  11473. test_desc.nic_mbuf = 0x00002100;
  11474. test_desc.len = size;
  11475. /*
  11476. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11477. * the *second* time the tg3 driver was getting loaded after an
  11478. * initial scan.
  11479. *
  11480. * Broadcom tells me:
  11481. * ...the DMA engine is connected to the GRC block and a DMA
  11482. * reset may affect the GRC block in some unpredictable way...
  11483. * The behavior of resets to individual blocks has not been tested.
  11484. *
  11485. * Broadcom noted the GRC reset will also reset all sub-components.
  11486. */
  11487. if (to_device) {
  11488. test_desc.cqid_sqid = (13 << 8) | 2;
  11489. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11490. udelay(40);
  11491. } else {
  11492. test_desc.cqid_sqid = (16 << 8) | 7;
  11493. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11494. udelay(40);
  11495. }
  11496. test_desc.flags = 0x00000005;
  11497. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11498. u32 val;
  11499. val = *(((u32 *)&test_desc) + i);
  11500. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11501. sram_dma_descs + (i * sizeof(u32)));
  11502. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11503. }
  11504. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11505. if (to_device)
  11506. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11507. else
  11508. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11509. ret = -ENODEV;
  11510. for (i = 0; i < 40; i++) {
  11511. u32 val;
  11512. if (to_device)
  11513. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11514. else
  11515. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11516. if ((val & 0xffff) == sram_dma_descs) {
  11517. ret = 0;
  11518. break;
  11519. }
  11520. udelay(100);
  11521. }
  11522. return ret;
  11523. }
  11524. #define TEST_BUFFER_SIZE 0x2000
  11525. static int __devinit tg3_test_dma(struct tg3 *tp)
  11526. {
  11527. dma_addr_t buf_dma;
  11528. u32 *buf, saved_dma_rwctrl;
  11529. int ret = 0;
  11530. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11531. if (!buf) {
  11532. ret = -ENOMEM;
  11533. goto out_nofree;
  11534. }
  11535. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11536. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11537. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11539. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11540. goto out;
  11541. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11542. /* DMA read watermark not used on PCIE */
  11543. tp->dma_rwctrl |= 0x00180000;
  11544. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11546. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11547. tp->dma_rwctrl |= 0x003f0000;
  11548. else
  11549. tp->dma_rwctrl |= 0x003f000f;
  11550. } else {
  11551. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11552. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11553. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11554. u32 read_water = 0x7;
  11555. /* If the 5704 is behind the EPB bridge, we can
  11556. * do the less restrictive ONE_DMA workaround for
  11557. * better performance.
  11558. */
  11559. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11560. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11561. tp->dma_rwctrl |= 0x8000;
  11562. else if (ccval == 0x6 || ccval == 0x7)
  11563. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11565. read_water = 4;
  11566. /* Set bit 23 to enable PCIX hw bug fix */
  11567. tp->dma_rwctrl |=
  11568. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11569. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11570. (1 << 23);
  11571. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11572. /* 5780 always in PCIX mode */
  11573. tp->dma_rwctrl |= 0x00144000;
  11574. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11575. /* 5714 always in PCIX mode */
  11576. tp->dma_rwctrl |= 0x00148000;
  11577. } else {
  11578. tp->dma_rwctrl |= 0x001b000f;
  11579. }
  11580. }
  11581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11582. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11583. tp->dma_rwctrl &= 0xfffffff0;
  11584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11585. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11586. /* Remove this if it causes problems for some boards. */
  11587. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11588. /* On 5700/5701 chips, we need to set this bit.
  11589. * Otherwise the chip will issue cacheline transactions
  11590. * to streamable DMA memory with not all the byte
  11591. * enables turned on. This is an error on several
  11592. * RISC PCI controllers, in particular sparc64.
  11593. *
  11594. * On 5703/5704 chips, this bit has been reassigned
  11595. * a different meaning. In particular, it is used
  11596. * on those chips to enable a PCI-X workaround.
  11597. */
  11598. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11599. }
  11600. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11601. #if 0
  11602. /* Unneeded, already done by tg3_get_invariants. */
  11603. tg3_switch_clocks(tp);
  11604. #endif
  11605. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11606. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11607. goto out;
  11608. /* It is best to perform DMA test with maximum write burst size
  11609. * to expose the 5700/5701 write DMA bug.
  11610. */
  11611. saved_dma_rwctrl = tp->dma_rwctrl;
  11612. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11613. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11614. while (1) {
  11615. u32 *p = buf, i;
  11616. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11617. p[i] = i;
  11618. /* Send the buffer to the chip. */
  11619. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11620. if (ret) {
  11621. dev_err(&tp->pdev->dev,
  11622. "%s: Buffer write failed. err = %d\n",
  11623. __func__, ret);
  11624. break;
  11625. }
  11626. #if 0
  11627. /* validate data reached card RAM correctly. */
  11628. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11629. u32 val;
  11630. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11631. if (le32_to_cpu(val) != p[i]) {
  11632. dev_err(&tp->pdev->dev,
  11633. "%s: Buffer corrupted on device! "
  11634. "(%d != %d)\n", __func__, val, i);
  11635. /* ret = -ENODEV here? */
  11636. }
  11637. p[i] = 0;
  11638. }
  11639. #endif
  11640. /* Now read it back. */
  11641. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11642. if (ret) {
  11643. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11644. "err = %d\n", __func__, ret);
  11645. break;
  11646. }
  11647. /* Verify it. */
  11648. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11649. if (p[i] == i)
  11650. continue;
  11651. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11652. DMA_RWCTRL_WRITE_BNDRY_16) {
  11653. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11654. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11655. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11656. break;
  11657. } else {
  11658. dev_err(&tp->pdev->dev,
  11659. "%s: Buffer corrupted on read back! "
  11660. "(%d != %d)\n", __func__, p[i], i);
  11661. ret = -ENODEV;
  11662. goto out;
  11663. }
  11664. }
  11665. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11666. /* Success. */
  11667. ret = 0;
  11668. break;
  11669. }
  11670. }
  11671. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11672. DMA_RWCTRL_WRITE_BNDRY_16) {
  11673. static struct pci_device_id dma_wait_state_chipsets[] = {
  11674. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11675. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11676. { },
  11677. };
  11678. /* DMA test passed without adjusting DMA boundary,
  11679. * now look for chipsets that are known to expose the
  11680. * DMA bug without failing the test.
  11681. */
  11682. if (pci_dev_present(dma_wait_state_chipsets)) {
  11683. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11684. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11685. } else {
  11686. /* Safe to use the calculated DMA boundary. */
  11687. tp->dma_rwctrl = saved_dma_rwctrl;
  11688. }
  11689. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11690. }
  11691. out:
  11692. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11693. out_nofree:
  11694. return ret;
  11695. }
  11696. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11697. {
  11698. tp->link_config.advertising =
  11699. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11700. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11701. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11702. ADVERTISED_Autoneg | ADVERTISED_MII);
  11703. tp->link_config.speed = SPEED_INVALID;
  11704. tp->link_config.duplex = DUPLEX_INVALID;
  11705. tp->link_config.autoneg = AUTONEG_ENABLE;
  11706. tp->link_config.active_speed = SPEED_INVALID;
  11707. tp->link_config.active_duplex = DUPLEX_INVALID;
  11708. tp->link_config.phy_is_low_power = 0;
  11709. tp->link_config.orig_speed = SPEED_INVALID;
  11710. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11711. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11712. }
  11713. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11714. {
  11715. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11717. tp->bufmgr_config.mbuf_read_dma_low_water =
  11718. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11719. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11720. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11721. tp->bufmgr_config.mbuf_high_water =
  11722. DEFAULT_MB_HIGH_WATER_57765;
  11723. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11724. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11725. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11726. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11727. tp->bufmgr_config.mbuf_high_water_jumbo =
  11728. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11729. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11730. tp->bufmgr_config.mbuf_read_dma_low_water =
  11731. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11732. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11733. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11734. tp->bufmgr_config.mbuf_high_water =
  11735. DEFAULT_MB_HIGH_WATER_5705;
  11736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11737. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11738. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11739. tp->bufmgr_config.mbuf_high_water =
  11740. DEFAULT_MB_HIGH_WATER_5906;
  11741. }
  11742. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11743. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11744. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11745. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11746. tp->bufmgr_config.mbuf_high_water_jumbo =
  11747. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11748. } else {
  11749. tp->bufmgr_config.mbuf_read_dma_low_water =
  11750. DEFAULT_MB_RDMA_LOW_WATER;
  11751. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11752. DEFAULT_MB_MACRX_LOW_WATER;
  11753. tp->bufmgr_config.mbuf_high_water =
  11754. DEFAULT_MB_HIGH_WATER;
  11755. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11756. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11757. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11758. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11759. tp->bufmgr_config.mbuf_high_water_jumbo =
  11760. DEFAULT_MB_HIGH_WATER_JUMBO;
  11761. }
  11762. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11763. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11764. }
  11765. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11766. {
  11767. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11768. case TG3_PHY_ID_BCM5400: return "5400";
  11769. case TG3_PHY_ID_BCM5401: return "5401";
  11770. case TG3_PHY_ID_BCM5411: return "5411";
  11771. case TG3_PHY_ID_BCM5701: return "5701";
  11772. case TG3_PHY_ID_BCM5703: return "5703";
  11773. case TG3_PHY_ID_BCM5704: return "5704";
  11774. case TG3_PHY_ID_BCM5705: return "5705";
  11775. case TG3_PHY_ID_BCM5750: return "5750";
  11776. case TG3_PHY_ID_BCM5752: return "5752";
  11777. case TG3_PHY_ID_BCM5714: return "5714";
  11778. case TG3_PHY_ID_BCM5780: return "5780";
  11779. case TG3_PHY_ID_BCM5755: return "5755";
  11780. case TG3_PHY_ID_BCM5787: return "5787";
  11781. case TG3_PHY_ID_BCM5784: return "5784";
  11782. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11783. case TG3_PHY_ID_BCM5906: return "5906";
  11784. case TG3_PHY_ID_BCM5761: return "5761";
  11785. case TG3_PHY_ID_BCM5718C: return "5718C";
  11786. case TG3_PHY_ID_BCM5718S: return "5718S";
  11787. case TG3_PHY_ID_BCM57765: return "57765";
  11788. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11789. case 0: return "serdes";
  11790. default: return "unknown";
  11791. }
  11792. }
  11793. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11794. {
  11795. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11796. strcpy(str, "PCI Express");
  11797. return str;
  11798. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11799. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11800. strcpy(str, "PCIX:");
  11801. if ((clock_ctrl == 7) ||
  11802. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11803. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11804. strcat(str, "133MHz");
  11805. else if (clock_ctrl == 0)
  11806. strcat(str, "33MHz");
  11807. else if (clock_ctrl == 2)
  11808. strcat(str, "50MHz");
  11809. else if (clock_ctrl == 4)
  11810. strcat(str, "66MHz");
  11811. else if (clock_ctrl == 6)
  11812. strcat(str, "100MHz");
  11813. } else {
  11814. strcpy(str, "PCI:");
  11815. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11816. strcat(str, "66MHz");
  11817. else
  11818. strcat(str, "33MHz");
  11819. }
  11820. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11821. strcat(str, ":32-bit");
  11822. else
  11823. strcat(str, ":64-bit");
  11824. return str;
  11825. }
  11826. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11827. {
  11828. struct pci_dev *peer;
  11829. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11830. for (func = 0; func < 8; func++) {
  11831. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11832. if (peer && peer != tp->pdev)
  11833. break;
  11834. pci_dev_put(peer);
  11835. }
  11836. /* 5704 can be configured in single-port mode, set peer to
  11837. * tp->pdev in that case.
  11838. */
  11839. if (!peer) {
  11840. peer = tp->pdev;
  11841. return peer;
  11842. }
  11843. /*
  11844. * We don't need to keep the refcount elevated; there's no way
  11845. * to remove one half of this device without removing the other
  11846. */
  11847. pci_dev_put(peer);
  11848. return peer;
  11849. }
  11850. static void __devinit tg3_init_coal(struct tg3 *tp)
  11851. {
  11852. struct ethtool_coalesce *ec = &tp->coal;
  11853. memset(ec, 0, sizeof(*ec));
  11854. ec->cmd = ETHTOOL_GCOALESCE;
  11855. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11856. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11857. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11858. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11859. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11860. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11861. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11862. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11863. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11864. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11865. HOSTCC_MODE_CLRTICK_TXBD)) {
  11866. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11867. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11868. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11869. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11870. }
  11871. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11872. ec->rx_coalesce_usecs_irq = 0;
  11873. ec->tx_coalesce_usecs_irq = 0;
  11874. ec->stats_block_coalesce_usecs = 0;
  11875. }
  11876. }
  11877. static const struct net_device_ops tg3_netdev_ops = {
  11878. .ndo_open = tg3_open,
  11879. .ndo_stop = tg3_close,
  11880. .ndo_start_xmit = tg3_start_xmit,
  11881. .ndo_get_stats = tg3_get_stats,
  11882. .ndo_validate_addr = eth_validate_addr,
  11883. .ndo_set_multicast_list = tg3_set_rx_mode,
  11884. .ndo_set_mac_address = tg3_set_mac_addr,
  11885. .ndo_do_ioctl = tg3_ioctl,
  11886. .ndo_tx_timeout = tg3_tx_timeout,
  11887. .ndo_change_mtu = tg3_change_mtu,
  11888. #if TG3_VLAN_TAG_USED
  11889. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11890. #endif
  11891. #ifdef CONFIG_NET_POLL_CONTROLLER
  11892. .ndo_poll_controller = tg3_poll_controller,
  11893. #endif
  11894. };
  11895. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11896. .ndo_open = tg3_open,
  11897. .ndo_stop = tg3_close,
  11898. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11899. .ndo_get_stats = tg3_get_stats,
  11900. .ndo_validate_addr = eth_validate_addr,
  11901. .ndo_set_multicast_list = tg3_set_rx_mode,
  11902. .ndo_set_mac_address = tg3_set_mac_addr,
  11903. .ndo_do_ioctl = tg3_ioctl,
  11904. .ndo_tx_timeout = tg3_tx_timeout,
  11905. .ndo_change_mtu = tg3_change_mtu,
  11906. #if TG3_VLAN_TAG_USED
  11907. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11908. #endif
  11909. #ifdef CONFIG_NET_POLL_CONTROLLER
  11910. .ndo_poll_controller = tg3_poll_controller,
  11911. #endif
  11912. };
  11913. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11914. const struct pci_device_id *ent)
  11915. {
  11916. struct net_device *dev;
  11917. struct tg3 *tp;
  11918. int i, err, pm_cap;
  11919. u32 sndmbx, rcvmbx, intmbx;
  11920. char str[40];
  11921. u64 dma_mask, persist_dma_mask;
  11922. printk_once(KERN_INFO "%s\n", version);
  11923. err = pci_enable_device(pdev);
  11924. if (err) {
  11925. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  11926. return err;
  11927. }
  11928. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11929. if (err) {
  11930. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  11931. goto err_out_disable_pdev;
  11932. }
  11933. pci_set_master(pdev);
  11934. /* Find power-management capability. */
  11935. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11936. if (pm_cap == 0) {
  11937. dev_err(&pdev->dev,
  11938. "Cannot find Power Management capability, aborting\n");
  11939. err = -EIO;
  11940. goto err_out_free_res;
  11941. }
  11942. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11943. if (!dev) {
  11944. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  11945. err = -ENOMEM;
  11946. goto err_out_free_res;
  11947. }
  11948. SET_NETDEV_DEV(dev, &pdev->dev);
  11949. #if TG3_VLAN_TAG_USED
  11950. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11951. #endif
  11952. tp = netdev_priv(dev);
  11953. tp->pdev = pdev;
  11954. tp->dev = dev;
  11955. tp->pm_cap = pm_cap;
  11956. tp->rx_mode = TG3_DEF_RX_MODE;
  11957. tp->tx_mode = TG3_DEF_TX_MODE;
  11958. if (tg3_debug > 0)
  11959. tp->msg_enable = tg3_debug;
  11960. else
  11961. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11962. /* The word/byte swap controls here control register access byte
  11963. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11964. * setting below.
  11965. */
  11966. tp->misc_host_ctrl =
  11967. MISC_HOST_CTRL_MASK_PCI_INT |
  11968. MISC_HOST_CTRL_WORD_SWAP |
  11969. MISC_HOST_CTRL_INDIR_ACCESS |
  11970. MISC_HOST_CTRL_PCISTATE_RW;
  11971. /* The NONFRM (non-frame) byte/word swap controls take effect
  11972. * on descriptor entries, anything which isn't packet data.
  11973. *
  11974. * The StrongARM chips on the board (one for tx, one for rx)
  11975. * are running in big-endian mode.
  11976. */
  11977. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11978. GRC_MODE_WSWAP_NONFRM_DATA);
  11979. #ifdef __BIG_ENDIAN
  11980. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11981. #endif
  11982. spin_lock_init(&tp->lock);
  11983. spin_lock_init(&tp->indirect_lock);
  11984. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11985. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11986. if (!tp->regs) {
  11987. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  11988. err = -ENOMEM;
  11989. goto err_out_free_dev;
  11990. }
  11991. tg3_init_link_config(tp);
  11992. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11993. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11994. dev->ethtool_ops = &tg3_ethtool_ops;
  11995. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11996. dev->irq = pdev->irq;
  11997. err = tg3_get_invariants(tp);
  11998. if (err) {
  11999. dev_err(&pdev->dev,
  12000. "Problem fetching invariants of chip, aborting\n");
  12001. goto err_out_iounmap;
  12002. }
  12003. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12004. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12005. dev->netdev_ops = &tg3_netdev_ops;
  12006. else
  12007. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12008. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12009. * device behind the EPB cannot support DMA addresses > 40-bit.
  12010. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12011. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12012. * do DMA address check in tg3_start_xmit().
  12013. */
  12014. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12015. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12016. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12017. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12018. #ifdef CONFIG_HIGHMEM
  12019. dma_mask = DMA_BIT_MASK(64);
  12020. #endif
  12021. } else
  12022. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12023. /* Configure DMA attributes. */
  12024. if (dma_mask > DMA_BIT_MASK(32)) {
  12025. err = pci_set_dma_mask(pdev, dma_mask);
  12026. if (!err) {
  12027. dev->features |= NETIF_F_HIGHDMA;
  12028. err = pci_set_consistent_dma_mask(pdev,
  12029. persist_dma_mask);
  12030. if (err < 0) {
  12031. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12032. "DMA for consistent allocations\n");
  12033. goto err_out_iounmap;
  12034. }
  12035. }
  12036. }
  12037. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12038. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12039. if (err) {
  12040. dev_err(&pdev->dev,
  12041. "No usable DMA configuration, aborting\n");
  12042. goto err_out_iounmap;
  12043. }
  12044. }
  12045. tg3_init_bufmgr_config(tp);
  12046. /* Selectively allow TSO based on operating conditions */
  12047. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12048. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12049. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12050. else {
  12051. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12052. tp->fw_needed = NULL;
  12053. }
  12054. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12055. tp->fw_needed = FIRMWARE_TG3;
  12056. /* TSO is on by default on chips that support hardware TSO.
  12057. * Firmware TSO on older chips gives lower performance, so it
  12058. * is off by default, but can be enabled using ethtool.
  12059. */
  12060. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12061. (dev->features & NETIF_F_IP_CSUM))
  12062. dev->features |= NETIF_F_TSO;
  12063. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12064. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12065. if (dev->features & NETIF_F_IPV6_CSUM)
  12066. dev->features |= NETIF_F_TSO6;
  12067. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12068. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12069. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12070. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12072. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12073. dev->features |= NETIF_F_TSO_ECN;
  12074. }
  12075. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12076. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12077. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12078. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12079. tp->rx_pending = 63;
  12080. }
  12081. err = tg3_get_device_address(tp);
  12082. if (err) {
  12083. dev_err(&pdev->dev,
  12084. "Could not obtain valid ethernet address, aborting\n");
  12085. goto err_out_iounmap;
  12086. }
  12087. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12088. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12089. if (!tp->aperegs) {
  12090. dev_err(&pdev->dev,
  12091. "Cannot map APE registers, aborting\n");
  12092. err = -ENOMEM;
  12093. goto err_out_iounmap;
  12094. }
  12095. tg3_ape_lock_init(tp);
  12096. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12097. tg3_read_dash_ver(tp);
  12098. }
  12099. /*
  12100. * Reset chip in case UNDI or EFI driver did not shutdown
  12101. * DMA self test will enable WDMAC and we'll see (spurious)
  12102. * pending DMA on the PCI bus at that point.
  12103. */
  12104. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12105. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12106. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12107. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12108. }
  12109. err = tg3_test_dma(tp);
  12110. if (err) {
  12111. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12112. goto err_out_apeunmap;
  12113. }
  12114. /* flow control autonegotiation is default behavior */
  12115. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12116. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12117. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12118. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12119. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12120. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12121. struct tg3_napi *tnapi = &tp->napi[i];
  12122. tnapi->tp = tp;
  12123. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12124. tnapi->int_mbox = intmbx;
  12125. if (i < 4)
  12126. intmbx += 0x8;
  12127. else
  12128. intmbx += 0x4;
  12129. tnapi->consmbox = rcvmbx;
  12130. tnapi->prodmbox = sndmbx;
  12131. if (i) {
  12132. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12133. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12134. } else {
  12135. tnapi->coal_now = HOSTCC_MODE_NOW;
  12136. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12137. }
  12138. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12139. break;
  12140. /*
  12141. * If we support MSIX, we'll be using RSS. If we're using
  12142. * RSS, the first vector only handles link interrupts and the
  12143. * remaining vectors handle rx and tx interrupts. Reuse the
  12144. * mailbox values for the next iteration. The values we setup
  12145. * above are still useful for the single vectored mode.
  12146. */
  12147. if (!i)
  12148. continue;
  12149. rcvmbx += 0x8;
  12150. if (sndmbx & 0x4)
  12151. sndmbx -= 0x4;
  12152. else
  12153. sndmbx += 0xc;
  12154. }
  12155. tg3_init_coal(tp);
  12156. pci_set_drvdata(pdev, dev);
  12157. err = register_netdev(dev);
  12158. if (err) {
  12159. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12160. goto err_out_apeunmap;
  12161. }
  12162. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12163. tp->board_part_number,
  12164. tp->pci_chip_rev_id,
  12165. tg3_bus_string(tp, str),
  12166. dev->dev_addr);
  12167. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12168. struct phy_device *phydev;
  12169. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12170. netdev_info(dev,
  12171. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12172. phydev->drv->name, dev_name(&phydev->dev));
  12173. } else
  12174. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12175. "(WireSpeed[%d])\n", tg3_phy_string(tp),
  12176. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12177. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12178. "10/100/1000Base-T")),
  12179. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12180. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12181. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12182. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12183. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12184. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12185. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12186. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12187. tp->dma_rwctrl,
  12188. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12189. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12190. return 0;
  12191. err_out_apeunmap:
  12192. if (tp->aperegs) {
  12193. iounmap(tp->aperegs);
  12194. tp->aperegs = NULL;
  12195. }
  12196. err_out_iounmap:
  12197. if (tp->regs) {
  12198. iounmap(tp->regs);
  12199. tp->regs = NULL;
  12200. }
  12201. err_out_free_dev:
  12202. free_netdev(dev);
  12203. err_out_free_res:
  12204. pci_release_regions(pdev);
  12205. err_out_disable_pdev:
  12206. pci_disable_device(pdev);
  12207. pci_set_drvdata(pdev, NULL);
  12208. return err;
  12209. }
  12210. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12211. {
  12212. struct net_device *dev = pci_get_drvdata(pdev);
  12213. if (dev) {
  12214. struct tg3 *tp = netdev_priv(dev);
  12215. if (tp->fw)
  12216. release_firmware(tp->fw);
  12217. flush_scheduled_work();
  12218. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12219. tg3_phy_fini(tp);
  12220. tg3_mdio_fini(tp);
  12221. }
  12222. unregister_netdev(dev);
  12223. if (tp->aperegs) {
  12224. iounmap(tp->aperegs);
  12225. tp->aperegs = NULL;
  12226. }
  12227. if (tp->regs) {
  12228. iounmap(tp->regs);
  12229. tp->regs = NULL;
  12230. }
  12231. free_netdev(dev);
  12232. pci_release_regions(pdev);
  12233. pci_disable_device(pdev);
  12234. pci_set_drvdata(pdev, NULL);
  12235. }
  12236. }
  12237. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12238. {
  12239. struct net_device *dev = pci_get_drvdata(pdev);
  12240. struct tg3 *tp = netdev_priv(dev);
  12241. pci_power_t target_state;
  12242. int err;
  12243. /* PCI register 4 needs to be saved whether netif_running() or not.
  12244. * MSI address and data need to be saved if using MSI and
  12245. * netif_running().
  12246. */
  12247. pci_save_state(pdev);
  12248. if (!netif_running(dev))
  12249. return 0;
  12250. flush_scheduled_work();
  12251. tg3_phy_stop(tp);
  12252. tg3_netif_stop(tp);
  12253. del_timer_sync(&tp->timer);
  12254. tg3_full_lock(tp, 1);
  12255. tg3_disable_ints(tp);
  12256. tg3_full_unlock(tp);
  12257. netif_device_detach(dev);
  12258. tg3_full_lock(tp, 0);
  12259. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12260. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12261. tg3_full_unlock(tp);
  12262. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12263. err = tg3_set_power_state(tp, target_state);
  12264. if (err) {
  12265. int err2;
  12266. tg3_full_lock(tp, 0);
  12267. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12268. err2 = tg3_restart_hw(tp, 1);
  12269. if (err2)
  12270. goto out;
  12271. tp->timer.expires = jiffies + tp->timer_offset;
  12272. add_timer(&tp->timer);
  12273. netif_device_attach(dev);
  12274. tg3_netif_start(tp);
  12275. out:
  12276. tg3_full_unlock(tp);
  12277. if (!err2)
  12278. tg3_phy_start(tp);
  12279. }
  12280. return err;
  12281. }
  12282. static int tg3_resume(struct pci_dev *pdev)
  12283. {
  12284. struct net_device *dev = pci_get_drvdata(pdev);
  12285. struct tg3 *tp = netdev_priv(dev);
  12286. int err;
  12287. pci_restore_state(tp->pdev);
  12288. if (!netif_running(dev))
  12289. return 0;
  12290. err = tg3_set_power_state(tp, PCI_D0);
  12291. if (err)
  12292. return err;
  12293. netif_device_attach(dev);
  12294. tg3_full_lock(tp, 0);
  12295. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12296. err = tg3_restart_hw(tp, 1);
  12297. if (err)
  12298. goto out;
  12299. tp->timer.expires = jiffies + tp->timer_offset;
  12300. add_timer(&tp->timer);
  12301. tg3_netif_start(tp);
  12302. out:
  12303. tg3_full_unlock(tp);
  12304. if (!err)
  12305. tg3_phy_start(tp);
  12306. return err;
  12307. }
  12308. static struct pci_driver tg3_driver = {
  12309. .name = DRV_MODULE_NAME,
  12310. .id_table = tg3_pci_tbl,
  12311. .probe = tg3_init_one,
  12312. .remove = __devexit_p(tg3_remove_one),
  12313. .suspend = tg3_suspend,
  12314. .resume = tg3_resume
  12315. };
  12316. static int __init tg3_init(void)
  12317. {
  12318. return pci_register_driver(&tg3_driver);
  12319. }
  12320. static void __exit tg3_cleanup(void)
  12321. {
  12322. pci_unregister_driver(&tg3_driver);
  12323. }
  12324. module_init(tg3_init);
  12325. module_exit(tg3_cleanup);