|
@@ -60,7 +60,7 @@
|
|
|
|
|
|
#define OMAP_HDMI_TIMINGS_NB 34
|
|
|
|
|
|
-#define HDMI_DEFAULT_REGN 15
|
|
|
+#define HDMI_DEFAULT_REGN 16
|
|
|
#define HDMI_DEFAULT_REGM2 1
|
|
|
|
|
|
static struct {
|
|
@@ -426,7 +426,7 @@ static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
|
|
|
else
|
|
|
pi->regn = dssdev->clocks.hdmi.regn;
|
|
|
|
|
|
- refclk = clkin / (pi->regn + 1);
|
|
|
+ refclk = clkin / pi->regn;
|
|
|
|
|
|
/*
|
|
|
* multiplier is pixel_clk/ref_clk
|
|
@@ -452,7 +452,7 @@ static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
|
|
|
* is greater than 1000MHz
|
|
|
*/
|
|
|
pi->dcofreq = phy > 1000 * 100;
|
|
|
- pi->regsd = ((pi->regm * clkin / 10) / ((pi->regn + 1) * 250) + 5) / 10;
|
|
|
+ pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
|
|
|
|
|
|
/* Set the reference clock to sysclk reference */
|
|
|
pi->refsel = HDMI_REFSEL_SYSCLK;
|