hdmi.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963
  1. /*
  2. * hdmi.c
  3. *
  4. * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "HDMI"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/mutex.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/clk.h>
  33. #include <video/omapdss.h>
  34. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  35. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  36. #include <sound/soc.h>
  37. #include <sound/pcm_params.h>
  38. #include "ti_hdmi_4xxx_ip.h"
  39. #endif
  40. #include "ti_hdmi.h"
  41. #include "dss.h"
  42. #include "dss_features.h"
  43. #define HDMI_WP 0x0
  44. #define HDMI_CORE_SYS 0x400
  45. #define HDMI_CORE_AV 0x900
  46. #define HDMI_PLLCTRL 0x200
  47. #define HDMI_PHY 0x300
  48. /* HDMI EDID Length move this */
  49. #define HDMI_EDID_MAX_LENGTH 256
  50. #define EDID_TIMING_DESCRIPTOR_SIZE 0x12
  51. #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
  52. #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
  53. #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
  54. #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
  55. #define OMAP_HDMI_TIMINGS_NB 34
  56. #define HDMI_DEFAULT_REGN 16
  57. #define HDMI_DEFAULT_REGM2 1
  58. static struct {
  59. struct mutex lock;
  60. struct omap_display_platform_data *pdata;
  61. struct platform_device *pdev;
  62. struct hdmi_ip_data ip_data;
  63. int code;
  64. int mode;
  65. u8 edid[HDMI_EDID_MAX_LENGTH];
  66. u8 edid_set;
  67. bool custom_set;
  68. struct clk *sys_clk;
  69. } hdmi;
  70. /*
  71. * Logic for the below structure :
  72. * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
  73. * There is a correspondence between CEA/VESA timing and code, please
  74. * refer to section 6.3 in HDMI 1.3 specification for timing code.
  75. *
  76. * In the below structure, cea_vesa_timings corresponds to all OMAP4
  77. * supported CEA and VESA timing values.code_cea corresponds to the CEA
  78. * code, It is used to get the timing from cea_vesa_timing array.Similarly
  79. * with code_vesa. Code_index is used for back mapping, that is once EDID
  80. * is read from the TV, EDID is parsed to find the timing values and then
  81. * map it to corresponding CEA or VESA index.
  82. */
  83. static const struct hdmi_timings cea_vesa_timings[OMAP_HDMI_TIMINGS_NB] = {
  84. { {640, 480, 25200, 96, 16, 48, 2, 10, 33} , 0 , 0},
  85. { {1280, 720, 74250, 40, 440, 220, 5, 5, 20}, 1, 1},
  86. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20}, 1, 1},
  87. { {720, 480, 27027, 62, 16, 60, 6, 9, 30}, 0, 0},
  88. { {2880, 576, 108000, 256, 48, 272, 5, 5, 39}, 0, 0},
  89. { {1440, 240, 27027, 124, 38, 114, 3, 4, 15}, 0, 0},
  90. { {1440, 288, 27000, 126, 24, 138, 3, 2, 19}, 0, 0},
  91. { {1920, 540, 74250, 44, 528, 148, 5, 2, 15}, 1, 1},
  92. { {1920, 540, 74250, 44, 88, 148, 5, 2, 15}, 1, 1},
  93. { {1920, 1080, 148500, 44, 88, 148, 5, 4, 36}, 1, 1},
  94. { {720, 576, 27000, 64, 12, 68, 5, 5, 39}, 0, 0},
  95. { {1440, 576, 54000, 128, 24, 136, 5, 5, 39}, 0, 0},
  96. { {1920, 1080, 148500, 44, 528, 148, 5, 4, 36}, 1, 1},
  97. { {2880, 480, 108108, 248, 64, 240, 6, 9, 30}, 0, 0},
  98. { {1920, 1080, 74250, 44, 638, 148, 5, 4, 36}, 1, 1},
  99. /* VESA From Here */
  100. { {640, 480, 25175, 96, 16, 48, 2 , 11, 31}, 0, 0},
  101. { {800, 600, 40000, 128, 40, 88, 4 , 1, 23}, 1, 1},
  102. { {848, 480, 33750, 112, 16, 112, 8 , 6, 23}, 1, 1},
  103. { {1280, 768, 79500, 128, 64, 192, 7 , 3, 20}, 1, 0},
  104. { {1280, 800, 83500, 128, 72, 200, 6 , 3, 22}, 1, 0},
  105. { {1360, 768, 85500, 112, 64, 256, 6 , 3, 18}, 1, 1},
  106. { {1280, 960, 108000, 112, 96, 312, 3 , 1, 36}, 1, 1},
  107. { {1280, 1024, 108000, 112, 48, 248, 3 , 1, 38}, 1, 1},
  108. { {1024, 768, 65000, 136, 24, 160, 6, 3, 29}, 0, 0},
  109. { {1400, 1050, 121750, 144, 88, 232, 4, 3, 32}, 1, 0},
  110. { {1440, 900, 106500, 152, 80, 232, 6, 3, 25}, 1, 0},
  111. { {1680, 1050, 146250, 176 , 104, 280, 6, 3, 30}, 1, 0},
  112. { {1366, 768, 85500, 143, 70, 213, 3, 3, 24}, 1, 1},
  113. { {1920, 1080, 148500, 44, 148, 80, 5, 4, 36}, 1, 1},
  114. { {1280, 768, 68250, 32, 48, 80, 7, 3, 12}, 0, 1},
  115. { {1400, 1050, 101000, 32, 48, 80, 4, 3, 23}, 0, 1},
  116. { {1680, 1050, 119000, 32, 48, 80, 6, 3, 21}, 0, 1},
  117. { {1280, 800, 79500, 32, 48, 80, 6, 3, 14}, 0, 1},
  118. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20}, 1, 1}
  119. };
  120. /*
  121. * This is a static mapping array which maps the timing values
  122. * with corresponding CEA / VESA code
  123. */
  124. static const int code_index[OMAP_HDMI_TIMINGS_NB] = {
  125. 1, 19, 4, 2, 37, 6, 21, 20, 5, 16, 17, 29, 31, 35, 32,
  126. /* <--15 CEA 17--> vesa*/
  127. 4, 9, 0xE, 0x17, 0x1C, 0x27, 0x20, 0x23, 0x10, 0x2A,
  128. 0X2F, 0x3A, 0X51, 0X52, 0x16, 0x29, 0x39, 0x1B
  129. };
  130. /*
  131. * This is reverse static mapping which maps the CEA / VESA code
  132. * to the corresponding timing values
  133. */
  134. static const int code_cea[39] = {
  135. -1, 0, 3, 3, 2, 8, 5, 5, -1, -1,
  136. -1, -1, -1, -1, -1, -1, 9, 10, 10, 1,
  137. 7, 6, 6, -1, -1, -1, -1, -1, -1, 11,
  138. 11, 12, 14, -1, -1, 13, 13, 4, 4
  139. };
  140. static const int code_vesa[85] = {
  141. -1, -1, -1, -1, 15, -1, -1, -1, -1, 16,
  142. -1, -1, -1, -1, 17, -1, 23, -1, -1, -1,
  143. -1, -1, 29, 18, -1, -1, -1, 32, 19, -1,
  144. -1, -1, 21, -1, -1, 22, -1, -1, -1, 20,
  145. -1, 30, 24, -1, -1, -1, -1, 25, -1, -1,
  146. -1, -1, -1, -1, -1, -1, -1, 31, 26, -1,
  147. -1, -1, -1, -1, -1, -1, -1, -1, -1, -1,
  148. -1, -1, -1, -1, -1, -1, -1, -1, -1, -1,
  149. -1, 27, 28, -1, 33};
  150. static const u8 edid_header[8] = {0x0, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x0};
  151. static int hdmi_runtime_get(void)
  152. {
  153. int r;
  154. DSSDBG("hdmi_runtime_get\n");
  155. r = pm_runtime_get_sync(&hdmi.pdev->dev);
  156. WARN_ON(r < 0);
  157. return r < 0 ? r : 0;
  158. }
  159. static void hdmi_runtime_put(void)
  160. {
  161. int r;
  162. DSSDBG("hdmi_runtime_put\n");
  163. r = pm_runtime_put(&hdmi.pdev->dev);
  164. WARN_ON(r < 0);
  165. }
  166. int hdmi_init_display(struct omap_dss_device *dssdev)
  167. {
  168. DSSDBG("init_display\n");
  169. dss_init_hdmi_ip_ops(&hdmi.ip_data);
  170. return 0;
  171. }
  172. static void copy_hdmi_to_dss_timings(
  173. const struct hdmi_video_timings *hdmi_timings,
  174. struct omap_video_timings *timings)
  175. {
  176. timings->x_res = hdmi_timings->x_res;
  177. timings->y_res = hdmi_timings->y_res;
  178. timings->pixel_clock = hdmi_timings->pixel_clock;
  179. timings->hbp = hdmi_timings->hbp;
  180. timings->hfp = hdmi_timings->hfp;
  181. timings->hsw = hdmi_timings->hsw;
  182. timings->vbp = hdmi_timings->vbp;
  183. timings->vfp = hdmi_timings->vfp;
  184. timings->vsw = hdmi_timings->vsw;
  185. }
  186. static int get_timings_index(void)
  187. {
  188. int code;
  189. if (hdmi.mode == 0)
  190. code = code_vesa[hdmi.code];
  191. else
  192. code = code_cea[hdmi.code];
  193. if (code == -1) {
  194. /* HDMI code 4 corresponds to 640 * 480 VGA */
  195. hdmi.code = 4;
  196. /* DVI mode 1 corresponds to HDMI 0 to DVI */
  197. hdmi.mode = HDMI_DVI;
  198. code = code_vesa[hdmi.code];
  199. }
  200. return code;
  201. }
  202. static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
  203. {
  204. int i = 0, code = -1, temp_vsync = 0, temp_hsync = 0;
  205. int timing_vsync = 0, timing_hsync = 0;
  206. struct hdmi_video_timings temp;
  207. struct hdmi_cm cm = {-1};
  208. DSSDBG("hdmi_get_code\n");
  209. for (i = 0; i < OMAP_HDMI_TIMINGS_NB; i++) {
  210. temp = cea_vesa_timings[i].timings;
  211. if ((temp.pixel_clock == timing->pixel_clock) &&
  212. (temp.x_res == timing->x_res) &&
  213. (temp.y_res == timing->y_res)) {
  214. temp_hsync = temp.hfp + temp.hsw + temp.hbp;
  215. timing_hsync = timing->hfp + timing->hsw + timing->hbp;
  216. temp_vsync = temp.vfp + temp.vsw + temp.vbp;
  217. timing_vsync = timing->vfp + timing->vsw + timing->vbp;
  218. DSSDBG("temp_hsync = %d , temp_vsync = %d"
  219. "timing_hsync = %d, timing_vsync = %d\n",
  220. temp_hsync, temp_hsync,
  221. timing_hsync, timing_vsync);
  222. if ((temp_hsync == timing_hsync) &&
  223. (temp_vsync == timing_vsync)) {
  224. code = i;
  225. cm.code = code_index[i];
  226. if (code < 14)
  227. cm.mode = HDMI_HDMI;
  228. else
  229. cm.mode = HDMI_DVI;
  230. DSSDBG("Hdmi_code = %d mode = %d\n",
  231. cm.code, cm.mode);
  232. break;
  233. }
  234. }
  235. }
  236. return cm;
  237. }
  238. static void get_horz_vert_timing_info(int current_descriptor_addrs, u8 *edid ,
  239. struct omap_video_timings *timings)
  240. {
  241. /* X and Y resolution */
  242. timings->x_res = (((edid[current_descriptor_addrs + 4] & 0xF0) << 4) |
  243. edid[current_descriptor_addrs + 2]);
  244. timings->y_res = (((edid[current_descriptor_addrs + 7] & 0xF0) << 4) |
  245. edid[current_descriptor_addrs + 5]);
  246. timings->pixel_clock = ((edid[current_descriptor_addrs + 1] << 8) |
  247. edid[current_descriptor_addrs]);
  248. timings->pixel_clock = 10 * timings->pixel_clock;
  249. /* HORIZONTAL FRONT PORCH */
  250. timings->hfp = edid[current_descriptor_addrs + 8] |
  251. ((edid[current_descriptor_addrs + 11] & 0xc0) << 2);
  252. /* HORIZONTAL SYNC WIDTH */
  253. timings->hsw = edid[current_descriptor_addrs + 9] |
  254. ((edid[current_descriptor_addrs + 11] & 0x30) << 4);
  255. /* HORIZONTAL BACK PORCH */
  256. timings->hbp = (((edid[current_descriptor_addrs + 4] & 0x0F) << 8) |
  257. edid[current_descriptor_addrs + 3]) -
  258. (timings->hfp + timings->hsw);
  259. /* VERTICAL FRONT PORCH */
  260. timings->vfp = ((edid[current_descriptor_addrs + 10] & 0xF0) >> 4) |
  261. ((edid[current_descriptor_addrs + 11] & 0x0f) << 2);
  262. /* VERTICAL SYNC WIDTH */
  263. timings->vsw = (edid[current_descriptor_addrs + 10] & 0x0F) |
  264. ((edid[current_descriptor_addrs + 11] & 0x03) << 4);
  265. /* VERTICAL BACK PORCH */
  266. timings->vbp = (((edid[current_descriptor_addrs + 7] & 0x0F) << 8) |
  267. edid[current_descriptor_addrs + 6]) -
  268. (timings->vfp + timings->vsw);
  269. }
  270. /* Description : This function gets the resolution information from EDID */
  271. static void get_edid_timing_data(u8 *edid)
  272. {
  273. u8 count;
  274. u16 current_descriptor_addrs;
  275. struct hdmi_cm cm;
  276. struct omap_video_timings edid_timings;
  277. /* search block 0, there are 4 DTDs arranged in priority order */
  278. for (count = 0; count < EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR; count++) {
  279. current_descriptor_addrs =
  280. EDID_DESCRIPTOR_BLOCK0_ADDRESS +
  281. count * EDID_TIMING_DESCRIPTOR_SIZE;
  282. get_horz_vert_timing_info(current_descriptor_addrs,
  283. edid, &edid_timings);
  284. cm = hdmi_get_code(&edid_timings);
  285. DSSDBG("Block0[%d] value matches code = %d , mode = %d\n",
  286. count, cm.code, cm.mode);
  287. if (cm.code == -1) {
  288. continue;
  289. } else {
  290. hdmi.code = cm.code;
  291. hdmi.mode = cm.mode;
  292. DSSDBG("code = %d , mode = %d\n",
  293. hdmi.code, hdmi.mode);
  294. return;
  295. }
  296. }
  297. if (edid[0x7e] != 0x00) {
  298. for (count = 0; count < EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR;
  299. count++) {
  300. current_descriptor_addrs =
  301. EDID_DESCRIPTOR_BLOCK1_ADDRESS +
  302. count * EDID_TIMING_DESCRIPTOR_SIZE;
  303. get_horz_vert_timing_info(current_descriptor_addrs,
  304. edid, &edid_timings);
  305. cm = hdmi_get_code(&edid_timings);
  306. DSSDBG("Block1[%d] value matches code = %d, mode = %d",
  307. count, cm.code, cm.mode);
  308. if (cm.code == -1) {
  309. continue;
  310. } else {
  311. hdmi.code = cm.code;
  312. hdmi.mode = cm.mode;
  313. DSSDBG("code = %d , mode = %d\n",
  314. hdmi.code, hdmi.mode);
  315. return;
  316. }
  317. }
  318. }
  319. DSSINFO("no valid timing found , falling back to VGA\n");
  320. hdmi.code = 4; /* setting default value of 640 480 VGA */
  321. hdmi.mode = HDMI_DVI;
  322. }
  323. static void hdmi_read_edid(struct omap_video_timings *dp)
  324. {
  325. int ret = 0, code;
  326. memset(hdmi.edid, 0, HDMI_EDID_MAX_LENGTH);
  327. if (!hdmi.edid_set)
  328. ret = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, hdmi.edid,
  329. HDMI_EDID_MAX_LENGTH);
  330. if (!ret) {
  331. if (!memcmp(hdmi.edid, edid_header, sizeof(edid_header))) {
  332. /* search for timings of default resolution */
  333. get_edid_timing_data(hdmi.edid);
  334. hdmi.edid_set = true;
  335. }
  336. } else {
  337. DSSWARN("failed to read E-EDID\n");
  338. }
  339. if (!hdmi.edid_set) {
  340. DSSINFO("fallback to VGA\n");
  341. hdmi.code = 4; /* setting default value of 640 480 VGA */
  342. hdmi.mode = HDMI_DVI;
  343. }
  344. code = get_timings_index();
  345. copy_hdmi_to_dss_timings(&cea_vesa_timings[code].timings, dp);
  346. }
  347. static void update_hdmi_timings(struct hdmi_config *cfg,
  348. struct omap_video_timings *timings, int code)
  349. {
  350. cfg->timings.timings.x_res = timings->x_res;
  351. cfg->timings.timings.y_res = timings->y_res;
  352. cfg->timings.timings.hbp = timings->hbp;
  353. cfg->timings.timings.hfp = timings->hfp;
  354. cfg->timings.timings.hsw = timings->hsw;
  355. cfg->timings.timings.vbp = timings->vbp;
  356. cfg->timings.timings.vfp = timings->vfp;
  357. cfg->timings.timings.vsw = timings->vsw;
  358. cfg->timings.timings.pixel_clock = timings->pixel_clock;
  359. cfg->timings.vsync_pol = cea_vesa_timings[code].vsync_pol;
  360. cfg->timings.hsync_pol = cea_vesa_timings[code].hsync_pol;
  361. }
  362. static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
  363. struct hdmi_pll_info *pi)
  364. {
  365. unsigned long clkin, refclk;
  366. u32 mf;
  367. clkin = clk_get_rate(hdmi.sys_clk) / 10000;
  368. /*
  369. * Input clock is predivided by N + 1
  370. * out put of which is reference clk
  371. */
  372. if (dssdev->clocks.hdmi.regn == 0)
  373. pi->regn = HDMI_DEFAULT_REGN;
  374. else
  375. pi->regn = dssdev->clocks.hdmi.regn;
  376. refclk = clkin / pi->regn;
  377. /*
  378. * multiplier is pixel_clk/ref_clk
  379. * Multiplying by 100 to avoid fractional part removal
  380. */
  381. pi->regm = (phy * 100 / (refclk)) / 100;
  382. if (dssdev->clocks.hdmi.regm2 == 0)
  383. pi->regm2 = HDMI_DEFAULT_REGM2;
  384. else
  385. pi->regm2 = dssdev->clocks.hdmi.regm2;
  386. /*
  387. * fractional multiplier is remainder of the difference between
  388. * multiplier and actual phy(required pixel clock thus should be
  389. * multiplied by 2^18(262144) divided by the reference clock
  390. */
  391. mf = (phy - pi->regm * refclk) * 262144;
  392. pi->regmf = mf / (refclk);
  393. /*
  394. * Dcofreq should be set to 1 if required pixel clock
  395. * is greater than 1000MHz
  396. */
  397. pi->dcofreq = phy > 1000 * 100;
  398. pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
  399. /* Set the reference clock to sysclk reference */
  400. pi->refsel = HDMI_REFSEL_SYSCLK;
  401. DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
  402. DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
  403. }
  404. static int hdmi_power_on(struct omap_dss_device *dssdev)
  405. {
  406. int r, code = 0;
  407. struct omap_video_timings *p;
  408. unsigned long phy;
  409. r = hdmi_runtime_get();
  410. if (r)
  411. return r;
  412. dispc_mgr_enable(OMAP_DSS_CHANNEL_DIGIT, 0);
  413. p = &dssdev->panel.timings;
  414. DSSDBG("hdmi_power_on x_res= %d y_res = %d\n",
  415. dssdev->panel.timings.x_res,
  416. dssdev->panel.timings.y_res);
  417. if (!hdmi.custom_set) {
  418. DSSDBG("Read EDID as no EDID is not set on poweron\n");
  419. hdmi_read_edid(p);
  420. }
  421. code = get_timings_index();
  422. copy_hdmi_to_dss_timings(&cea_vesa_timings[code].timings,
  423. &dssdev->panel.timings);
  424. update_hdmi_timings(&hdmi.ip_data.cfg, p, code);
  425. phy = p->pixel_clock;
  426. hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
  427. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  428. /* config the PLL and PHY hdmi_set_pll_pwrfirst */
  429. r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
  430. if (r) {
  431. DSSDBG("Failed to lock PLL\n");
  432. goto err;
  433. }
  434. r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
  435. if (r) {
  436. DSSDBG("Failed to start PHY\n");
  437. goto err;
  438. }
  439. hdmi.ip_data.cfg.cm.mode = hdmi.mode;
  440. hdmi.ip_data.cfg.cm.code = hdmi.code;
  441. hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
  442. /* Make selection of HDMI in DSS */
  443. dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
  444. /* Select the dispc clock source as PRCM clock, to ensure that it is not
  445. * DSI PLL source as the clock selected by DSI PLL might not be
  446. * sufficient for the resolution selected / that can be changed
  447. * dynamically by user. This can be moved to single location , say
  448. * Boardfile.
  449. */
  450. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  451. /* bypass TV gamma table */
  452. dispc_enable_gamma_table(0);
  453. /* tv size */
  454. dispc_set_digit_size(dssdev->panel.timings.x_res,
  455. dssdev->panel.timings.y_res);
  456. dispc_mgr_enable(OMAP_DSS_CHANNEL_DIGIT, 1);
  457. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 1);
  458. return 0;
  459. err:
  460. hdmi_runtime_put();
  461. return -EIO;
  462. }
  463. static void hdmi_power_off(struct omap_dss_device *dssdev)
  464. {
  465. dispc_mgr_enable(OMAP_DSS_CHANNEL_DIGIT, 0);
  466. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  467. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  468. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  469. hdmi_runtime_put();
  470. hdmi.edid_set = 0;
  471. }
  472. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  473. struct omap_video_timings *timings)
  474. {
  475. struct hdmi_cm cm;
  476. cm = hdmi_get_code(timings);
  477. if (cm.code == -1) {
  478. DSSERR("Invalid timing entered\n");
  479. return -EINVAL;
  480. }
  481. return 0;
  482. }
  483. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev)
  484. {
  485. struct hdmi_cm cm;
  486. hdmi.custom_set = 1;
  487. cm = hdmi_get_code(&dssdev->panel.timings);
  488. hdmi.code = cm.code;
  489. hdmi.mode = cm.mode;
  490. omapdss_hdmi_display_enable(dssdev);
  491. hdmi.custom_set = 0;
  492. }
  493. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
  494. {
  495. int r = 0;
  496. DSSDBG("ENTER hdmi_display_enable\n");
  497. mutex_lock(&hdmi.lock);
  498. if (dssdev->manager == NULL) {
  499. DSSERR("failed to enable display: no manager\n");
  500. r = -ENODEV;
  501. goto err0;
  502. }
  503. r = omap_dss_start_device(dssdev);
  504. if (r) {
  505. DSSERR("failed to start device\n");
  506. goto err0;
  507. }
  508. if (dssdev->platform_enable) {
  509. r = dssdev->platform_enable(dssdev);
  510. if (r) {
  511. DSSERR("failed to enable GPIO's\n");
  512. goto err1;
  513. }
  514. }
  515. r = hdmi_power_on(dssdev);
  516. if (r) {
  517. DSSERR("failed to power on device\n");
  518. goto err2;
  519. }
  520. mutex_unlock(&hdmi.lock);
  521. return 0;
  522. err2:
  523. if (dssdev->platform_disable)
  524. dssdev->platform_disable(dssdev);
  525. err1:
  526. omap_dss_stop_device(dssdev);
  527. err0:
  528. mutex_unlock(&hdmi.lock);
  529. return r;
  530. }
  531. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
  532. {
  533. DSSDBG("Enter hdmi_display_disable\n");
  534. mutex_lock(&hdmi.lock);
  535. hdmi_power_off(dssdev);
  536. if (dssdev->platform_disable)
  537. dssdev->platform_disable(dssdev);
  538. omap_dss_stop_device(dssdev);
  539. mutex_unlock(&hdmi.lock);
  540. }
  541. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  542. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  543. static int hdmi_audio_hw_params(struct hdmi_ip_data *ip_data,
  544. struct snd_pcm_substream *substream,
  545. struct snd_pcm_hw_params *params,
  546. struct snd_soc_dai *dai)
  547. {
  548. struct hdmi_audio_format audio_format;
  549. struct hdmi_audio_dma audio_dma;
  550. struct hdmi_core_audio_config core_cfg;
  551. struct hdmi_core_infoframe_audio aud_if_cfg;
  552. int err, n, cts;
  553. enum hdmi_core_audio_sample_freq sample_freq;
  554. switch (params_format(params)) {
  555. case SNDRV_PCM_FORMAT_S16_LE:
  556. core_cfg.i2s_cfg.word_max_length =
  557. HDMI_AUDIO_I2S_MAX_WORD_20BITS;
  558. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_16_BITS;
  559. core_cfg.i2s_cfg.in_length_bits =
  560. HDMI_AUDIO_I2S_INPUT_LENGTH_16;
  561. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  562. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_TWOSAMPLES;
  563. audio_format.sample_size = HDMI_AUDIO_SAMPLE_16BITS;
  564. audio_format.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  565. audio_dma.transfer_size = 0x10;
  566. break;
  567. case SNDRV_PCM_FORMAT_S24_LE:
  568. core_cfg.i2s_cfg.word_max_length =
  569. HDMI_AUDIO_I2S_MAX_WORD_24BITS;
  570. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_24_BITS;
  571. core_cfg.i2s_cfg.in_length_bits =
  572. HDMI_AUDIO_I2S_INPUT_LENGTH_24;
  573. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_ONESAMPLE;
  574. audio_format.sample_size = HDMI_AUDIO_SAMPLE_24BITS;
  575. audio_format.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  576. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  577. audio_dma.transfer_size = 0x20;
  578. break;
  579. default:
  580. return -EINVAL;
  581. }
  582. switch (params_rate(params)) {
  583. case 32000:
  584. sample_freq = HDMI_AUDIO_FS_32000;
  585. break;
  586. case 44100:
  587. sample_freq = HDMI_AUDIO_FS_44100;
  588. break;
  589. case 48000:
  590. sample_freq = HDMI_AUDIO_FS_48000;
  591. break;
  592. default:
  593. return -EINVAL;
  594. }
  595. err = hdmi_config_audio_acr(ip_data, params_rate(params), &n, &cts);
  596. if (err < 0)
  597. return err;
  598. /* Audio wrapper config */
  599. audio_format.stereo_channels = HDMI_AUDIO_STEREO_ONECHANNEL;
  600. audio_format.active_chnnls_msk = 0x03;
  601. audio_format.type = HDMI_AUDIO_TYPE_LPCM;
  602. audio_format.sample_order = HDMI_AUDIO_SAMPLE_LEFT_FIRST;
  603. /* Disable start/stop signals of IEC 60958 blocks */
  604. audio_format.en_sig_blk_strt_end = HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF;
  605. audio_dma.block_size = 0xC0;
  606. audio_dma.mode = HDMI_AUDIO_TRANSF_DMA;
  607. audio_dma.fifo_threshold = 0x20; /* in number of samples */
  608. hdmi_wp_audio_config_dma(ip_data, &audio_dma);
  609. hdmi_wp_audio_config_format(ip_data, &audio_format);
  610. /*
  611. * I2S config
  612. */
  613. core_cfg.i2s_cfg.en_high_bitrate_aud = false;
  614. /* Only used with high bitrate audio */
  615. core_cfg.i2s_cfg.cbit_order = false;
  616. /* Serial data and word select should change on sck rising edge */
  617. core_cfg.i2s_cfg.sck_edge_mode = HDMI_AUDIO_I2S_SCK_EDGE_RISING;
  618. core_cfg.i2s_cfg.vbit = HDMI_AUDIO_I2S_VBIT_FOR_PCM;
  619. /* Set I2S word select polarity */
  620. core_cfg.i2s_cfg.ws_polarity = HDMI_AUDIO_I2S_WS_POLARITY_LOW_IS_LEFT;
  621. core_cfg.i2s_cfg.direction = HDMI_AUDIO_I2S_MSB_SHIFTED_FIRST;
  622. /* Set serial data to word select shift. See Phillips spec. */
  623. core_cfg.i2s_cfg.shift = HDMI_AUDIO_I2S_FIRST_BIT_SHIFT;
  624. /* Enable one of the four available serial data channels */
  625. core_cfg.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN;
  626. /* Core audio config */
  627. core_cfg.freq_sample = sample_freq;
  628. core_cfg.n = n;
  629. core_cfg.cts = cts;
  630. if (dss_has_feature(FEAT_HDMI_CTS_SWMODE)) {
  631. core_cfg.aud_par_busclk = 0;
  632. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_SW;
  633. core_cfg.use_mclk = false;
  634. } else {
  635. core_cfg.aud_par_busclk = (((128 * 31) - 1) << 8);
  636. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_HW;
  637. core_cfg.use_mclk = true;
  638. core_cfg.mclk_mode = HDMI_AUDIO_MCLK_128FS;
  639. }
  640. core_cfg.layout = HDMI_AUDIO_LAYOUT_2CH;
  641. core_cfg.en_spdif = false;
  642. /* Use sample frequency from channel status word */
  643. core_cfg.fs_override = true;
  644. /* Enable ACR packets */
  645. core_cfg.en_acr_pkt = true;
  646. /* Disable direct streaming digital audio */
  647. core_cfg.en_dsd_audio = false;
  648. /* Use parallel audio interface */
  649. core_cfg.en_parallel_aud_input = true;
  650. hdmi_core_audio_config(ip_data, &core_cfg);
  651. /*
  652. * Configure packet
  653. * info frame audio see doc CEA861-D page 74
  654. */
  655. aud_if_cfg.db1_coding_type = HDMI_INFOFRAME_AUDIO_DB1CT_FROM_STREAM;
  656. aud_if_cfg.db1_channel_count = 2;
  657. aud_if_cfg.db2_sample_freq = HDMI_INFOFRAME_AUDIO_DB2SF_FROM_STREAM;
  658. aud_if_cfg.db2_sample_size = HDMI_INFOFRAME_AUDIO_DB2SS_FROM_STREAM;
  659. aud_if_cfg.db4_channel_alloc = 0x00;
  660. aud_if_cfg.db5_downmix_inh = false;
  661. aud_if_cfg.db5_lsv = 0;
  662. hdmi_core_audio_infoframe_config(ip_data, &aud_if_cfg);
  663. return 0;
  664. }
  665. static int hdmi_audio_startup(struct snd_pcm_substream *substream,
  666. struct snd_soc_dai *dai)
  667. {
  668. if (!hdmi.mode) {
  669. pr_err("Current video settings do not support audio.\n");
  670. return -EIO;
  671. }
  672. return 0;
  673. }
  674. static struct snd_soc_codec_driver hdmi_audio_codec_drv = {
  675. };
  676. static struct snd_soc_dai_ops hdmi_audio_codec_ops = {
  677. .hw_params = hdmi_audio_hw_params,
  678. .trigger = hdmi_audio_trigger,
  679. .startup = hdmi_audio_startup,
  680. };
  681. static struct snd_soc_dai_driver hdmi_codec_dai_drv = {
  682. .name = "hdmi-audio-codec",
  683. .playback = {
  684. .channels_min = 2,
  685. .channels_max = 2,
  686. .rates = SNDRV_PCM_RATE_32000 |
  687. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000,
  688. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  689. SNDRV_PCM_FMTBIT_S24_LE,
  690. },
  691. .ops = &hdmi_audio_codec_ops,
  692. };
  693. #endif
  694. static int hdmi_get_clocks(struct platform_device *pdev)
  695. {
  696. struct clk *clk;
  697. clk = clk_get(&pdev->dev, "sys_clk");
  698. if (IS_ERR(clk)) {
  699. DSSERR("can't get sys_clk\n");
  700. return PTR_ERR(clk);
  701. }
  702. hdmi.sys_clk = clk;
  703. return 0;
  704. }
  705. static void hdmi_put_clocks(void)
  706. {
  707. if (hdmi.sys_clk)
  708. clk_put(hdmi.sys_clk);
  709. }
  710. /* HDMI HW IP initialisation */
  711. static int omapdss_hdmihw_probe(struct platform_device *pdev)
  712. {
  713. struct resource *hdmi_mem;
  714. int r;
  715. hdmi.pdata = pdev->dev.platform_data;
  716. hdmi.pdev = pdev;
  717. mutex_init(&hdmi.lock);
  718. hdmi_mem = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
  719. if (!hdmi_mem) {
  720. DSSERR("can't get IORESOURCE_MEM HDMI\n");
  721. return -EINVAL;
  722. }
  723. /* Base address taken from platform */
  724. hdmi.ip_data.base_wp = ioremap(hdmi_mem->start,
  725. resource_size(hdmi_mem));
  726. if (!hdmi.ip_data.base_wp) {
  727. DSSERR("can't ioremap WP\n");
  728. return -ENOMEM;
  729. }
  730. r = hdmi_get_clocks(pdev);
  731. if (r) {
  732. iounmap(hdmi.ip_data.base_wp);
  733. return r;
  734. }
  735. pm_runtime_enable(&pdev->dev);
  736. hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
  737. hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
  738. hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
  739. hdmi.ip_data.phy_offset = HDMI_PHY;
  740. hdmi_panel_init();
  741. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  742. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  743. /* Register ASoC codec DAI */
  744. r = snd_soc_register_codec(&pdev->dev, &hdmi_audio_codec_drv,
  745. &hdmi_codec_dai_drv, 1);
  746. if (r) {
  747. DSSERR("can't register ASoC HDMI audio codec\n");
  748. return r;
  749. }
  750. #endif
  751. return 0;
  752. }
  753. static int omapdss_hdmihw_remove(struct platform_device *pdev)
  754. {
  755. hdmi_panel_exit();
  756. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  757. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  758. snd_soc_unregister_codec(&pdev->dev);
  759. #endif
  760. pm_runtime_disable(&pdev->dev);
  761. hdmi_put_clocks();
  762. iounmap(hdmi.ip_data.base_wp);
  763. return 0;
  764. }
  765. static int hdmi_runtime_suspend(struct device *dev)
  766. {
  767. clk_disable(hdmi.sys_clk);
  768. dispc_runtime_put();
  769. dss_runtime_put();
  770. return 0;
  771. }
  772. static int hdmi_runtime_resume(struct device *dev)
  773. {
  774. int r;
  775. r = dss_runtime_get();
  776. if (r < 0)
  777. goto err_get_dss;
  778. r = dispc_runtime_get();
  779. if (r < 0)
  780. goto err_get_dispc;
  781. clk_enable(hdmi.sys_clk);
  782. return 0;
  783. err_get_dispc:
  784. dss_runtime_put();
  785. err_get_dss:
  786. return r;
  787. }
  788. static const struct dev_pm_ops hdmi_pm_ops = {
  789. .runtime_suspend = hdmi_runtime_suspend,
  790. .runtime_resume = hdmi_runtime_resume,
  791. };
  792. static struct platform_driver omapdss_hdmihw_driver = {
  793. .probe = omapdss_hdmihw_probe,
  794. .remove = omapdss_hdmihw_remove,
  795. .driver = {
  796. .name = "omapdss_hdmi",
  797. .owner = THIS_MODULE,
  798. .pm = &hdmi_pm_ops,
  799. },
  800. };
  801. int hdmi_init_platform_driver(void)
  802. {
  803. return platform_driver_register(&omapdss_hdmihw_driver);
  804. }
  805. void hdmi_uninit_platform_driver(void)
  806. {
  807. return platform_driver_unregister(&omapdss_hdmihw_driver);
  808. }