|
@@ -1,355 +0,0 @@
|
|
|
-/*
|
|
|
- * P2020 Device Tree Source
|
|
|
- *
|
|
|
- * Copyright 2011 Freescale Semiconductor Inc.
|
|
|
- *
|
|
|
- * This program is free software; you can redistribute it and/or modify it
|
|
|
- * under the terms of the GNU General Public License as published by the
|
|
|
- * Free Software Foundation; either version 2 of the License, or (at your
|
|
|
- * option) any later version.
|
|
|
- */
|
|
|
-
|
|
|
-/dts-v1/;
|
|
|
-/ {
|
|
|
- compatible = "fsl,P2020";
|
|
|
- #address-cells = <2>;
|
|
|
- #size-cells = <2>;
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
-
|
|
|
- cpus {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <0>;
|
|
|
-
|
|
|
- PowerPC,P2020@0 {
|
|
|
- device_type = "cpu";
|
|
|
- reg = <0x0>;
|
|
|
- next-level-cache = <&L2>;
|
|
|
- };
|
|
|
-
|
|
|
- PowerPC,P2020@1 {
|
|
|
- device_type = "cpu";
|
|
|
- reg = <0x1>;
|
|
|
- next-level-cache = <&L2>;
|
|
|
- };
|
|
|
- };
|
|
|
-
|
|
|
- localbus@ffe05000 {
|
|
|
- #address-cells = <2>;
|
|
|
- #size-cells = <1>;
|
|
|
- compatible = "fsl,p2020-elbc", "fsl,elbc", "simple-bus";
|
|
|
- reg = <0 0xffe05000 0 0x1000>;
|
|
|
- interrupts = <19 2 0 0>;
|
|
|
- };
|
|
|
-
|
|
|
- soc@ffe00000 {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <1>;
|
|
|
- device_type = "soc";
|
|
|
- compatible = "fsl,p2020-immr", "simple-bus";
|
|
|
- ranges = <0x0 0x0 0xffe00000 0x100000>;
|
|
|
- bus-frequency = <0>; // Filled out by uboot.
|
|
|
-
|
|
|
- ecm-law@0 {
|
|
|
- compatible = "fsl,ecm-law";
|
|
|
- reg = <0x0 0x1000>;
|
|
|
- fsl,num-laws = <12>;
|
|
|
- };
|
|
|
-
|
|
|
- ecm@1000 {
|
|
|
- compatible = "fsl,p2020-ecm", "fsl,ecm";
|
|
|
- reg = <0x1000 0x1000>;
|
|
|
- interrupts = <17 2 0 0>;
|
|
|
- };
|
|
|
-
|
|
|
- memory-controller@2000 {
|
|
|
- compatible = "fsl,p2020-memory-controller";
|
|
|
- reg = <0x2000 0x1000>;
|
|
|
- interrupts = <18 2 0 0>;
|
|
|
- };
|
|
|
-
|
|
|
- i2c@3000 {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <0>;
|
|
|
- cell-index = <0>;
|
|
|
- compatible = "fsl-i2c";
|
|
|
- reg = <0x3000 0x100>;
|
|
|
- interrupts = <43 2 0 0>;
|
|
|
- dfsrr;
|
|
|
- };
|
|
|
-
|
|
|
- i2c@3100 {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <0>;
|
|
|
- cell-index = <1>;
|
|
|
- compatible = "fsl-i2c";
|
|
|
- reg = <0x3100 0x100>;
|
|
|
- interrupts = <43 2 0 0>;
|
|
|
- dfsrr;
|
|
|
- };
|
|
|
-
|
|
|
- serial0: serial@4500 {
|
|
|
- cell-index = <0>;
|
|
|
- device_type = "serial";
|
|
|
- compatible = "ns16550";
|
|
|
- reg = <0x4500 0x100>;
|
|
|
- clock-frequency = <0>;
|
|
|
- interrupts = <42 2 0 0>;
|
|
|
- };
|
|
|
-
|
|
|
- serial1: serial@4600 {
|
|
|
- cell-index = <1>;
|
|
|
- device_type = "serial";
|
|
|
- compatible = "ns16550";
|
|
|
- reg = <0x4600 0x100>;
|
|
|
- clock-frequency = <0>;
|
|
|
- interrupts = <42 2 0 0>;
|
|
|
- };
|
|
|
-
|
|
|
- spi@7000 {
|
|
|
- cell-index = <0>;
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <0>;
|
|
|
- compatible = "fsl,espi";
|
|
|
- reg = <0x7000 0x1000>;
|
|
|
- interrupts = <59 0x2 0 0>;
|
|
|
- mode = "cpu";
|
|
|
- };
|
|
|
-
|
|
|
- dma@c300 {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <1>;
|
|
|
- compatible = "fsl,eloplus-dma";
|
|
|
- reg = <0xc300 0x4>;
|
|
|
- ranges = <0x0 0xc100 0x200>;
|
|
|
- cell-index = <1>;
|
|
|
- dma-channel@0 {
|
|
|
- compatible = "fsl,eloplus-dma-channel";
|
|
|
- reg = <0x0 0x80>;
|
|
|
- cell-index = <0>;
|
|
|
- interrupts = <76 2 0 0>;
|
|
|
- };
|
|
|
- dma-channel@80 {
|
|
|
- compatible = "fsl,eloplus-dma-channel";
|
|
|
- reg = <0x80 0x80>;
|
|
|
- cell-index = <1>;
|
|
|
- interrupts = <77 2 0 0>;
|
|
|
- };
|
|
|
- dma-channel@100 {
|
|
|
- compatible = "fsl,eloplus-dma-channel";
|
|
|
- reg = <0x100 0x80>;
|
|
|
- cell-index = <2>;
|
|
|
- interrupts = <78 2 0 0>;
|
|
|
- };
|
|
|
- dma-channel@180 {
|
|
|
- compatible = "fsl,eloplus-dma-channel";
|
|
|
- reg = <0x180 0x80>;
|
|
|
- cell-index = <3>;
|
|
|
- interrupts = <79 2 0 0>;
|
|
|
- };
|
|
|
- };
|
|
|
-
|
|
|
- gpio: gpio-controller@f000 {
|
|
|
- #gpio-cells = <2>;
|
|
|
- compatible = "fsl,mpc8572-gpio";
|
|
|
- reg = <0xf000 0x100>;
|
|
|
- interrupts = <47 0x2 0 0>;
|
|
|
- gpio-controller;
|
|
|
- };
|
|
|
-
|
|
|
- L2: l2-cache-controller@20000 {
|
|
|
- compatible = "fsl,p2020-l2-cache-controller";
|
|
|
- reg = <0x20000 0x1000>;
|
|
|
- cache-line-size = <32>; // 32 bytes
|
|
|
- cache-size = <0x80000>; // L2,512K
|
|
|
- interrupts = <16 2 0 0>;
|
|
|
- };
|
|
|
-
|
|
|
- dma@21300 {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <1>;
|
|
|
- compatible = "fsl,eloplus-dma";
|
|
|
- reg = <0x21300 0x4>;
|
|
|
- ranges = <0x0 0x21100 0x200>;
|
|
|
- cell-index = <0>;
|
|
|
- dma-channel@0 {
|
|
|
- compatible = "fsl,eloplus-dma-channel";
|
|
|
- reg = <0x0 0x80>;
|
|
|
- cell-index = <0>;
|
|
|
- interrupts = <20 2 0 0>;
|
|
|
- };
|
|
|
- dma-channel@80 {
|
|
|
- compatible = "fsl,eloplus-dma-channel";
|
|
|
- reg = <0x80 0x80>;
|
|
|
- cell-index = <1>;
|
|
|
- interrupts = <21 2 0 0>;
|
|
|
- };
|
|
|
- dma-channel@100 {
|
|
|
- compatible = "fsl,eloplus-dma-channel";
|
|
|
- reg = <0x100 0x80>;
|
|
|
- cell-index = <2>;
|
|
|
- interrupts = <22 2 0 0>;
|
|
|
- };
|
|
|
- dma-channel@180 {
|
|
|
- compatible = "fsl,eloplus-dma-channel";
|
|
|
- reg = <0x180 0x80>;
|
|
|
- cell-index = <3>;
|
|
|
- interrupts = <23 2 0 0>;
|
|
|
- };
|
|
|
- };
|
|
|
-
|
|
|
- usb@22000 {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <0>;
|
|
|
- compatible = "fsl-usb2-dr";
|
|
|
- reg = <0x22000 0x1000>;
|
|
|
- interrupts = <28 0x2 0 0>;
|
|
|
- };
|
|
|
-
|
|
|
- mdio@24520 {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <0>;
|
|
|
- compatible = "fsl,gianfar-mdio";
|
|
|
- reg = <0x24520 0x20>;
|
|
|
- };
|
|
|
-
|
|
|
- mdio@25520 {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <0>;
|
|
|
- compatible = "fsl,gianfar-tbi";
|
|
|
- reg = <0x26520 0x20>;
|
|
|
- };
|
|
|
-
|
|
|
- mdio@26520 {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <0>;
|
|
|
- compatible = "fsl,gianfar-tbi";
|
|
|
- reg = <0x520 0x20>;
|
|
|
- };
|
|
|
-
|
|
|
- enet0: ethernet@24000 {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <1>;
|
|
|
- cell-index = <0>;
|
|
|
- device_type = "network";
|
|
|
- model = "eTSEC";
|
|
|
- compatible = "gianfar";
|
|
|
- reg = <0x24000 0x1000>;
|
|
|
- ranges = <0x0 0x24000 0x1000>;
|
|
|
- local-mac-address = [ 00 00 00 00 00 00 ];
|
|
|
- interrupts = <29 2 0 0 30 2 0 0 34 2 0 0>;
|
|
|
- };
|
|
|
-
|
|
|
- enet1: ethernet@25000 {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <1>;
|
|
|
- cell-index = <1>;
|
|
|
- device_type = "network";
|
|
|
- model = "eTSEC";
|
|
|
- compatible = "gianfar";
|
|
|
- reg = <0x25000 0x1000>;
|
|
|
- ranges = <0x0 0x25000 0x1000>;
|
|
|
- local-mac-address = [ 00 00 00 00 00 00 ];
|
|
|
- interrupts = <35 2 0 0 36 2 0 0 40 2 0 0>;
|
|
|
-
|
|
|
- };
|
|
|
-
|
|
|
- enet2: ethernet@26000 {
|
|
|
- #address-cells = <1>;
|
|
|
- #size-cells = <1>;
|
|
|
- cell-index = <2>;
|
|
|
- device_type = "network";
|
|
|
- model = "eTSEC";
|
|
|
- compatible = "gianfar";
|
|
|
- reg = <0x26000 0x1000>;
|
|
|
- ranges = <0x0 0x26000 0x1000>;
|
|
|
- local-mac-address = [ 00 00 00 00 00 00 ];
|
|
|
- interrupts = <31 2 0 0 32 2 0 0 33 2 0 0>;
|
|
|
-
|
|
|
- };
|
|
|
-
|
|
|
- sdhci@2e000 {
|
|
|
- compatible = "fsl,p2020-esdhc", "fsl,esdhc";
|
|
|
- reg = <0x2e000 0x1000>;
|
|
|
- interrupts = <72 0x2 0 0>;
|
|
|
- /* Filled in by U-Boot */
|
|
|
- clock-frequency = <0>;
|
|
|
- };
|
|
|
-
|
|
|
- crypto@30000 {
|
|
|
- compatible = "fsl,sec3.1", "fsl,sec3.0", "fsl,sec2.4",
|
|
|
- "fsl,sec2.2", "fsl,sec2.1", "fsl,sec2.0";
|
|
|
- reg = <0x30000 0x10000>;
|
|
|
- interrupts = <45 2 0 0 58 2 0 0>;
|
|
|
- fsl,num-channels = <4>;
|
|
|
- fsl,channel-fifo-len = <24>;
|
|
|
- fsl,exec-units-mask = <0xbfe>;
|
|
|
- fsl,descriptor-types-mask = <0x3ab0ebf>;
|
|
|
- };
|
|
|
-
|
|
|
- mpic: pic@40000 {
|
|
|
- interrupt-controller;
|
|
|
- #address-cells = <0>;
|
|
|
- #interrupt-cells = <2>;
|
|
|
- reg = <0x40000 0x40000>;
|
|
|
- compatible = "chrp,open-pic";
|
|
|
- device_type = "open-pic";
|
|
|
- };
|
|
|
-
|
|
|
- msi@41600 {
|
|
|
- compatible = "fsl,p2020-msi", "fsl,mpic-msi";
|
|
|
- reg = <0x41600 0x80>;
|
|
|
- msi-available-ranges = <0 0x100>;
|
|
|
- interrupts = <
|
|
|
- 0xe0 0 0 0
|
|
|
- 0xe1 0 0 0
|
|
|
- 0xe2 0 0 0
|
|
|
- 0xe3 0 0 0
|
|
|
- 0xe4 0 0 0
|
|
|
- 0xe5 0 0 0
|
|
|
- 0xe6 0 0 0
|
|
|
- 0xe7 0 0 0>;
|
|
|
- };
|
|
|
-
|
|
|
- global-utilities@e0000 { //global utilities block
|
|
|
- compatible = "fsl,p2020-guts";
|
|
|
- reg = <0xe0000 0x1000>;
|
|
|
- fsl,has-rstcr;
|
|
|
- };
|
|
|
- };
|
|
|
-
|
|
|
- pci0: pcie@ffe08000 {
|
|
|
- compatible = "fsl,mpc8548-pcie";
|
|
|
- device_type = "pci";
|
|
|
- #interrupt-cells = <1>;
|
|
|
- #size-cells = <2>;
|
|
|
- #address-cells = <3>;
|
|
|
- reg = <0 0xffe08000 0 0x1000>;
|
|
|
- bus-range = <0 255>;
|
|
|
- clock-frequency = <33333333>;
|
|
|
- interrupts = <24 2 0 0>;
|
|
|
- };
|
|
|
-
|
|
|
- pci1: pcie@ffe09000 {
|
|
|
- compatible = "fsl,mpc8548-pcie";
|
|
|
- device_type = "pci";
|
|
|
- #interrupt-cells = <1>;
|
|
|
- #size-cells = <2>;
|
|
|
- #address-cells = <3>;
|
|
|
- reg = <0 0xffe09000 0 0x1000>;
|
|
|
- bus-range = <0 255>;
|
|
|
- clock-frequency = <33333333>;
|
|
|
- interrupts = <25 2 0 0>;
|
|
|
- };
|
|
|
-
|
|
|
- pci2: pcie@ffe0a000 {
|
|
|
- compatible = "fsl,mpc8548-pcie";
|
|
|
- device_type = "pci";
|
|
|
- #interrupt-cells = <1>;
|
|
|
- #size-cells = <2>;
|
|
|
- #address-cells = <3>;
|
|
|
- reg = <0 0xffe0a000 0 0x1000>;
|
|
|
- bus-range = <0 255>;
|
|
|
- clock-frequency = <33333333>;
|
|
|
- interrupts = <26 2 0 0>;
|
|
|
- };
|
|
|
-};
|