p2020si.dtsi 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * P2020 Device Tree Source
  3. *
  4. * Copyright 2011 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. compatible = "fsl,P2020";
  14. #address-cells = <2>;
  15. #size-cells = <2>;
  16. interrupt-parent = <&mpic>;
  17. cpus {
  18. #address-cells = <1>;
  19. #size-cells = <0>;
  20. PowerPC,P2020@0 {
  21. device_type = "cpu";
  22. reg = <0x0>;
  23. next-level-cache = <&L2>;
  24. };
  25. PowerPC,P2020@1 {
  26. device_type = "cpu";
  27. reg = <0x1>;
  28. next-level-cache = <&L2>;
  29. };
  30. };
  31. localbus@ffe05000 {
  32. #address-cells = <2>;
  33. #size-cells = <1>;
  34. compatible = "fsl,p2020-elbc", "fsl,elbc", "simple-bus";
  35. reg = <0 0xffe05000 0 0x1000>;
  36. interrupts = <19 2 0 0>;
  37. };
  38. soc@ffe00000 {
  39. #address-cells = <1>;
  40. #size-cells = <1>;
  41. device_type = "soc";
  42. compatible = "fsl,p2020-immr", "simple-bus";
  43. ranges = <0x0 0x0 0xffe00000 0x100000>;
  44. bus-frequency = <0>; // Filled out by uboot.
  45. ecm-law@0 {
  46. compatible = "fsl,ecm-law";
  47. reg = <0x0 0x1000>;
  48. fsl,num-laws = <12>;
  49. };
  50. ecm@1000 {
  51. compatible = "fsl,p2020-ecm", "fsl,ecm";
  52. reg = <0x1000 0x1000>;
  53. interrupts = <17 2 0 0>;
  54. };
  55. memory-controller@2000 {
  56. compatible = "fsl,p2020-memory-controller";
  57. reg = <0x2000 0x1000>;
  58. interrupts = <18 2 0 0>;
  59. };
  60. i2c@3000 {
  61. #address-cells = <1>;
  62. #size-cells = <0>;
  63. cell-index = <0>;
  64. compatible = "fsl-i2c";
  65. reg = <0x3000 0x100>;
  66. interrupts = <43 2 0 0>;
  67. dfsrr;
  68. };
  69. i2c@3100 {
  70. #address-cells = <1>;
  71. #size-cells = <0>;
  72. cell-index = <1>;
  73. compatible = "fsl-i2c";
  74. reg = <0x3100 0x100>;
  75. interrupts = <43 2 0 0>;
  76. dfsrr;
  77. };
  78. serial0: serial@4500 {
  79. cell-index = <0>;
  80. device_type = "serial";
  81. compatible = "ns16550";
  82. reg = <0x4500 0x100>;
  83. clock-frequency = <0>;
  84. interrupts = <42 2 0 0>;
  85. };
  86. serial1: serial@4600 {
  87. cell-index = <1>;
  88. device_type = "serial";
  89. compatible = "ns16550";
  90. reg = <0x4600 0x100>;
  91. clock-frequency = <0>;
  92. interrupts = <42 2 0 0>;
  93. };
  94. spi@7000 {
  95. cell-index = <0>;
  96. #address-cells = <1>;
  97. #size-cells = <0>;
  98. compatible = "fsl,espi";
  99. reg = <0x7000 0x1000>;
  100. interrupts = <59 0x2 0 0>;
  101. mode = "cpu";
  102. };
  103. dma@c300 {
  104. #address-cells = <1>;
  105. #size-cells = <1>;
  106. compatible = "fsl,eloplus-dma";
  107. reg = <0xc300 0x4>;
  108. ranges = <0x0 0xc100 0x200>;
  109. cell-index = <1>;
  110. dma-channel@0 {
  111. compatible = "fsl,eloplus-dma-channel";
  112. reg = <0x0 0x80>;
  113. cell-index = <0>;
  114. interrupts = <76 2 0 0>;
  115. };
  116. dma-channel@80 {
  117. compatible = "fsl,eloplus-dma-channel";
  118. reg = <0x80 0x80>;
  119. cell-index = <1>;
  120. interrupts = <77 2 0 0>;
  121. };
  122. dma-channel@100 {
  123. compatible = "fsl,eloplus-dma-channel";
  124. reg = <0x100 0x80>;
  125. cell-index = <2>;
  126. interrupts = <78 2 0 0>;
  127. };
  128. dma-channel@180 {
  129. compatible = "fsl,eloplus-dma-channel";
  130. reg = <0x180 0x80>;
  131. cell-index = <3>;
  132. interrupts = <79 2 0 0>;
  133. };
  134. };
  135. gpio: gpio-controller@f000 {
  136. #gpio-cells = <2>;
  137. compatible = "fsl,mpc8572-gpio";
  138. reg = <0xf000 0x100>;
  139. interrupts = <47 0x2 0 0>;
  140. gpio-controller;
  141. };
  142. L2: l2-cache-controller@20000 {
  143. compatible = "fsl,p2020-l2-cache-controller";
  144. reg = <0x20000 0x1000>;
  145. cache-line-size = <32>; // 32 bytes
  146. cache-size = <0x80000>; // L2,512K
  147. interrupts = <16 2 0 0>;
  148. };
  149. dma@21300 {
  150. #address-cells = <1>;
  151. #size-cells = <1>;
  152. compatible = "fsl,eloplus-dma";
  153. reg = <0x21300 0x4>;
  154. ranges = <0x0 0x21100 0x200>;
  155. cell-index = <0>;
  156. dma-channel@0 {
  157. compatible = "fsl,eloplus-dma-channel";
  158. reg = <0x0 0x80>;
  159. cell-index = <0>;
  160. interrupts = <20 2 0 0>;
  161. };
  162. dma-channel@80 {
  163. compatible = "fsl,eloplus-dma-channel";
  164. reg = <0x80 0x80>;
  165. cell-index = <1>;
  166. interrupts = <21 2 0 0>;
  167. };
  168. dma-channel@100 {
  169. compatible = "fsl,eloplus-dma-channel";
  170. reg = <0x100 0x80>;
  171. cell-index = <2>;
  172. interrupts = <22 2 0 0>;
  173. };
  174. dma-channel@180 {
  175. compatible = "fsl,eloplus-dma-channel";
  176. reg = <0x180 0x80>;
  177. cell-index = <3>;
  178. interrupts = <23 2 0 0>;
  179. };
  180. };
  181. usb@22000 {
  182. #address-cells = <1>;
  183. #size-cells = <0>;
  184. compatible = "fsl-usb2-dr";
  185. reg = <0x22000 0x1000>;
  186. interrupts = <28 0x2 0 0>;
  187. };
  188. mdio@24520 {
  189. #address-cells = <1>;
  190. #size-cells = <0>;
  191. compatible = "fsl,gianfar-mdio";
  192. reg = <0x24520 0x20>;
  193. };
  194. mdio@25520 {
  195. #address-cells = <1>;
  196. #size-cells = <0>;
  197. compatible = "fsl,gianfar-tbi";
  198. reg = <0x26520 0x20>;
  199. };
  200. mdio@26520 {
  201. #address-cells = <1>;
  202. #size-cells = <0>;
  203. compatible = "fsl,gianfar-tbi";
  204. reg = <0x520 0x20>;
  205. };
  206. enet0: ethernet@24000 {
  207. #address-cells = <1>;
  208. #size-cells = <1>;
  209. cell-index = <0>;
  210. device_type = "network";
  211. model = "eTSEC";
  212. compatible = "gianfar";
  213. reg = <0x24000 0x1000>;
  214. ranges = <0x0 0x24000 0x1000>;
  215. local-mac-address = [ 00 00 00 00 00 00 ];
  216. interrupts = <29 2 0 0 30 2 0 0 34 2 0 0>;
  217. };
  218. enet1: ethernet@25000 {
  219. #address-cells = <1>;
  220. #size-cells = <1>;
  221. cell-index = <1>;
  222. device_type = "network";
  223. model = "eTSEC";
  224. compatible = "gianfar";
  225. reg = <0x25000 0x1000>;
  226. ranges = <0x0 0x25000 0x1000>;
  227. local-mac-address = [ 00 00 00 00 00 00 ];
  228. interrupts = <35 2 0 0 36 2 0 0 40 2 0 0>;
  229. };
  230. enet2: ethernet@26000 {
  231. #address-cells = <1>;
  232. #size-cells = <1>;
  233. cell-index = <2>;
  234. device_type = "network";
  235. model = "eTSEC";
  236. compatible = "gianfar";
  237. reg = <0x26000 0x1000>;
  238. ranges = <0x0 0x26000 0x1000>;
  239. local-mac-address = [ 00 00 00 00 00 00 ];
  240. interrupts = <31 2 0 0 32 2 0 0 33 2 0 0>;
  241. };
  242. sdhci@2e000 {
  243. compatible = "fsl,p2020-esdhc", "fsl,esdhc";
  244. reg = <0x2e000 0x1000>;
  245. interrupts = <72 0x2 0 0>;
  246. /* Filled in by U-Boot */
  247. clock-frequency = <0>;
  248. };
  249. crypto@30000 {
  250. compatible = "fsl,sec3.1", "fsl,sec3.0", "fsl,sec2.4",
  251. "fsl,sec2.2", "fsl,sec2.1", "fsl,sec2.0";
  252. reg = <0x30000 0x10000>;
  253. interrupts = <45 2 0 0 58 2 0 0>;
  254. fsl,num-channels = <4>;
  255. fsl,channel-fifo-len = <24>;
  256. fsl,exec-units-mask = <0xbfe>;
  257. fsl,descriptor-types-mask = <0x3ab0ebf>;
  258. };
  259. mpic: pic@40000 {
  260. interrupt-controller;
  261. #address-cells = <0>;
  262. #interrupt-cells = <2>;
  263. reg = <0x40000 0x40000>;
  264. compatible = "chrp,open-pic";
  265. device_type = "open-pic";
  266. };
  267. msi@41600 {
  268. compatible = "fsl,p2020-msi", "fsl,mpic-msi";
  269. reg = <0x41600 0x80>;
  270. msi-available-ranges = <0 0x100>;
  271. interrupts = <
  272. 0xe0 0 0 0
  273. 0xe1 0 0 0
  274. 0xe2 0 0 0
  275. 0xe3 0 0 0
  276. 0xe4 0 0 0
  277. 0xe5 0 0 0
  278. 0xe6 0 0 0
  279. 0xe7 0 0 0>;
  280. };
  281. global-utilities@e0000 { //global utilities block
  282. compatible = "fsl,p2020-guts";
  283. reg = <0xe0000 0x1000>;
  284. fsl,has-rstcr;
  285. };
  286. };
  287. pci0: pcie@ffe08000 {
  288. compatible = "fsl,mpc8548-pcie";
  289. device_type = "pci";
  290. #interrupt-cells = <1>;
  291. #size-cells = <2>;
  292. #address-cells = <3>;
  293. reg = <0 0xffe08000 0 0x1000>;
  294. bus-range = <0 255>;
  295. clock-frequency = <33333333>;
  296. interrupts = <24 2 0 0>;
  297. };
  298. pci1: pcie@ffe09000 {
  299. compatible = "fsl,mpc8548-pcie";
  300. device_type = "pci";
  301. #interrupt-cells = <1>;
  302. #size-cells = <2>;
  303. #address-cells = <3>;
  304. reg = <0 0xffe09000 0 0x1000>;
  305. bus-range = <0 255>;
  306. clock-frequency = <33333333>;
  307. interrupts = <25 2 0 0>;
  308. };
  309. pci2: pcie@ffe0a000 {
  310. compatible = "fsl,mpc8548-pcie";
  311. device_type = "pci";
  312. #interrupt-cells = <1>;
  313. #size-cells = <2>;
  314. #address-cells = <3>;
  315. reg = <0 0xffe0a000 0 0x1000>;
  316. bus-range = <0 255>;
  317. clock-frequency = <33333333>;
  318. interrupts = <26 2 0 0>;
  319. };
  320. };