|
@@ -11,6 +11,8 @@
|
|
#define __ARCH_ARM_MACH_OMAP2_CLOCKDOMAINS_H
|
|
#define __ARCH_ARM_MACH_OMAP2_CLOCKDOMAINS_H
|
|
|
|
|
|
#include <plat/clockdomain.h>
|
|
#include <plat/clockdomain.h>
|
|
|
|
+#include "cm.h"
|
|
|
|
+#include "prm44xx.h"
|
|
|
|
|
|
/*
|
|
/*
|
|
* OMAP2/3-common clockdomains
|
|
* OMAP2/3-common clockdomains
|
|
@@ -50,6 +52,7 @@ static struct clockdomain mpu_2420_clkdm = {
|
|
.name = "mpu_clkdm",
|
|
.name = "mpu_clkdm",
|
|
.pwrdm = { .name = "mpu_pwrdm" },
|
|
.pwrdm = { .name = "mpu_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP,
|
|
.flags = CLKDM_CAN_HWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2420_CM_REGADDR(MPU_MOD, OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_MPU_MASK,
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_MPU_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
|
|
};
|
|
};
|
|
@@ -58,11 +61,59 @@ static struct clockdomain iva1_2420_clkdm = {
|
|
.name = "iva1_clkdm",
|
|
.name = "iva1_clkdm",
|
|
.pwrdm = { .name = "dsp_pwrdm" },
|
|
.pwrdm = { .name = "dsp_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2420_CM_REGADDR(OMAP24XX_DSP_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP2420_AUTOSTATE_IVA_MASK,
|
|
.clktrctrl_mask = OMAP2420_AUTOSTATE_IVA_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
|
|
};
|
|
};
|
|
|
|
|
|
-#endif /* CONFIG_ARCH_OMAP2420 */
|
|
|
|
|
|
+static struct clockdomain dsp_2420_clkdm = {
|
|
|
|
+ .name = "dsp_clkdm",
|
|
|
|
+ .pwrdm = { .name = "dsp_pwrdm" },
|
|
|
|
+ .flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2420_CM_REGADDR(OMAP24XX_DSP_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
|
|
+ .clktrctrl_mask = OMAP24XX_AUTOSTATE_DSP_MASK,
|
|
|
|
+ .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clockdomain gfx_2420_clkdm = {
|
|
|
|
+ .name = "gfx_clkdm",
|
|
|
|
+ .pwrdm = { .name = "gfx_pwrdm" },
|
|
|
|
+ .flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2420_CM_REGADDR(GFX_MOD, OMAP2_CM_CLKSTCTRL),
|
|
|
|
+ .clktrctrl_mask = OMAP24XX_AUTOSTATE_GFX_MASK,
|
|
|
|
+ .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clockdomain core_l3_2420_clkdm = {
|
|
|
|
+ .name = "core_l3_clkdm",
|
|
|
|
+ .pwrdm = { .name = "core_pwrdm" },
|
|
|
|
+ .flags = CLKDM_CAN_HWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2420_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
|
|
|
|
+ .clktrctrl_mask = OMAP24XX_AUTOSTATE_L3_MASK,
|
|
|
|
+ .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clockdomain core_l4_2420_clkdm = {
|
|
|
|
+ .name = "core_l4_clkdm",
|
|
|
|
+ .pwrdm = { .name = "core_pwrdm" },
|
|
|
|
+ .flags = CLKDM_CAN_HWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2420_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
|
|
|
|
+ .clktrctrl_mask = OMAP24XX_AUTOSTATE_L4_MASK,
|
|
|
|
+ .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clockdomain dss_2420_clkdm = {
|
|
|
|
+ .name = "dss_clkdm",
|
|
|
|
+ .pwrdm = { .name = "core_pwrdm" },
|
|
|
|
+ .flags = CLKDM_CAN_HWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2420_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
|
|
|
|
+ .clktrctrl_mask = OMAP24XX_AUTOSTATE_DSS_MASK,
|
|
|
|
+ .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+#endif /* CONFIG_ARCH_OMAP2420 */
|
|
|
|
|
|
|
|
|
|
/*
|
|
/*
|
|
@@ -75,6 +126,8 @@ static struct clockdomain mpu_2430_clkdm = {
|
|
.name = "mpu_clkdm",
|
|
.name = "mpu_clkdm",
|
|
.pwrdm = { .name = "mpu_pwrdm" },
|
|
.pwrdm = { .name = "mpu_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2430_CM_REGADDR(MPU_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_MPU_MASK,
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_MPU_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
|
|
};
|
|
};
|
|
@@ -83,60 +136,59 @@ static struct clockdomain mdm_clkdm = {
|
|
.name = "mdm_clkdm",
|
|
.name = "mdm_clkdm",
|
|
.pwrdm = { .name = "mdm_pwrdm" },
|
|
.pwrdm = { .name = "mdm_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2430_CM_REGADDR(OMAP2430_MDM_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP2430_AUTOSTATE_MDM_MASK,
|
|
.clktrctrl_mask = OMAP2430_AUTOSTATE_MDM_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
|
|
};
|
|
};
|
|
|
|
|
|
-#endif /* CONFIG_ARCH_OMAP2430 */
|
|
|
|
-
|
|
|
|
-
|
|
|
|
-/*
|
|
|
|
- * 24XX-only clockdomains
|
|
|
|
- */
|
|
|
|
-
|
|
|
|
-#if defined(CONFIG_ARCH_OMAP24XX)
|
|
|
|
-
|
|
|
|
-static struct clockdomain dsp_clkdm = {
|
|
|
|
|
|
+static struct clockdomain dsp_2430_clkdm = {
|
|
.name = "dsp_clkdm",
|
|
.name = "dsp_clkdm",
|
|
.pwrdm = { .name = "dsp_pwrdm" },
|
|
.pwrdm = { .name = "dsp_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2430_CM_REGADDR(OMAP24XX_DSP_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_DSP_MASK,
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_DSP_MASK,
|
|
- .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP24XX),
|
|
|
|
|
|
+ .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
|
|
};
|
|
};
|
|
|
|
|
|
-static struct clockdomain gfx_24xx_clkdm = {
|
|
|
|
|
|
+static struct clockdomain gfx_2430_clkdm = {
|
|
.name = "gfx_clkdm",
|
|
.name = "gfx_clkdm",
|
|
.pwrdm = { .name = "gfx_pwrdm" },
|
|
.pwrdm = { .name = "gfx_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2430_CM_REGADDR(GFX_MOD, OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_GFX_MASK,
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_GFX_MASK,
|
|
- .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP24XX),
|
|
|
|
|
|
+ .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
|
|
};
|
|
};
|
|
|
|
|
|
-static struct clockdomain core_l3_24xx_clkdm = {
|
|
|
|
|
|
+static struct clockdomain core_l3_2430_clkdm = {
|
|
.name = "core_l3_clkdm",
|
|
.name = "core_l3_clkdm",
|
|
.pwrdm = { .name = "core_pwrdm" },
|
|
.pwrdm = { .name = "core_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP,
|
|
.flags = CLKDM_CAN_HWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2430_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_L3_MASK,
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_L3_MASK,
|
|
- .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP24XX),
|
|
|
|
|
|
+ .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
|
|
};
|
|
};
|
|
|
|
|
|
-static struct clockdomain core_l4_24xx_clkdm = {
|
|
|
|
|
|
+static struct clockdomain core_l4_2430_clkdm = {
|
|
.name = "core_l4_clkdm",
|
|
.name = "core_l4_clkdm",
|
|
.pwrdm = { .name = "core_pwrdm" },
|
|
.pwrdm = { .name = "core_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP,
|
|
.flags = CLKDM_CAN_HWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2430_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_L4_MASK,
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_L4_MASK,
|
|
- .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP24XX),
|
|
|
|
|
|
+ .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
|
|
};
|
|
};
|
|
|
|
|
|
-static struct clockdomain dss_24xx_clkdm = {
|
|
|
|
|
|
+static struct clockdomain dss_2430_clkdm = {
|
|
.name = "dss_clkdm",
|
|
.name = "dss_clkdm",
|
|
.pwrdm = { .name = "core_pwrdm" },
|
|
.pwrdm = { .name = "core_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP,
|
|
.flags = CLKDM_CAN_HWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP2430_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_DSS_MASK,
|
|
.clktrctrl_mask = OMAP24XX_AUTOSTATE_DSS_MASK,
|
|
- .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP24XX),
|
|
|
|
|
|
+ .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430),
|
|
};
|
|
};
|
|
|
|
|
|
-#endif /* CONFIG_ARCH_OMAP24XX */
|
|
|
|
|
|
+#endif /* CONFIG_ARCH_OMAP2430 */
|
|
|
|
|
|
|
|
|
|
/*
|
|
/*
|
|
@@ -149,6 +201,7 @@ static struct clockdomain mpu_34xx_clkdm = {
|
|
.name = "mpu_clkdm",
|
|
.name = "mpu_clkdm",
|
|
.pwrdm = { .name = "mpu_pwrdm" },
|
|
.pwrdm = { .name = "mpu_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP | CLKDM_CAN_FORCE_WAKEUP,
|
|
.flags = CLKDM_CAN_HWSUP | CLKDM_CAN_FORCE_WAKEUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(MPU_MOD, OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_MPU_MASK,
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_MPU_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
};
|
|
};
|
|
@@ -157,6 +210,8 @@ static struct clockdomain neon_clkdm = {
|
|
.name = "neon_clkdm",
|
|
.name = "neon_clkdm",
|
|
.pwrdm = { .name = "neon_pwrdm" },
|
|
.pwrdm = { .name = "neon_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(OMAP3430_NEON_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_NEON_MASK,
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_NEON_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
};
|
|
};
|
|
@@ -165,6 +220,8 @@ static struct clockdomain iva2_clkdm = {
|
|
.name = "iva2_clkdm",
|
|
.name = "iva2_clkdm",
|
|
.pwrdm = { .name = "iva2_pwrdm" },
|
|
.pwrdm = { .name = "iva2_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(OMAP3430_IVA2_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_IVA2_MASK,
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_IVA2_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
};
|
|
};
|
|
@@ -173,6 +230,7 @@ static struct clockdomain gfx_3430es1_clkdm = {
|
|
.name = "gfx_clkdm",
|
|
.name = "gfx_clkdm",
|
|
.pwrdm = { .name = "gfx_pwrdm" },
|
|
.pwrdm = { .name = "gfx_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(GFX_MOD, OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430ES1_CLKTRCTRL_GFX_MASK,
|
|
.clktrctrl_mask = OMAP3430ES1_CLKTRCTRL_GFX_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1),
|
|
};
|
|
};
|
|
@@ -181,6 +239,8 @@ static struct clockdomain sgx_clkdm = {
|
|
.name = "sgx_clkdm",
|
|
.name = "sgx_clkdm",
|
|
.pwrdm = { .name = "sgx_pwrdm" },
|
|
.pwrdm = { .name = "sgx_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(OMAP3430ES2_SGX_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430ES2_CLKTRCTRL_SGX_MASK,
|
|
.clktrctrl_mask = OMAP3430ES2_CLKTRCTRL_SGX_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2),
|
|
};
|
|
};
|
|
@@ -196,6 +256,7 @@ static struct clockdomain d2d_clkdm = {
|
|
.name = "d2d_clkdm",
|
|
.name = "d2d_clkdm",
|
|
.pwrdm = { .name = "core_pwrdm" },
|
|
.pwrdm = { .name = "core_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430ES1_CLKTRCTRL_D2D_MASK,
|
|
.clktrctrl_mask = OMAP3430ES1_CLKTRCTRL_D2D_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
};
|
|
};
|
|
@@ -204,6 +265,7 @@ static struct clockdomain core_l3_34xx_clkdm = {
|
|
.name = "core_l3_clkdm",
|
|
.name = "core_l3_clkdm",
|
|
.pwrdm = { .name = "core_pwrdm" },
|
|
.pwrdm = { .name = "core_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP,
|
|
.flags = CLKDM_CAN_HWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_L3_MASK,
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_L3_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
};
|
|
};
|
|
@@ -212,6 +274,7 @@ static struct clockdomain core_l4_34xx_clkdm = {
|
|
.name = "core_l4_clkdm",
|
|
.name = "core_l4_clkdm",
|
|
.pwrdm = { .name = "core_pwrdm" },
|
|
.pwrdm = { .name = "core_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP,
|
|
.flags = CLKDM_CAN_HWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(CORE_MOD, OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_L4_MASK,
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_L4_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
};
|
|
};
|
|
@@ -220,6 +283,8 @@ static struct clockdomain dss_34xx_clkdm = {
|
|
.name = "dss_clkdm",
|
|
.name = "dss_clkdm",
|
|
.pwrdm = { .name = "dss_pwrdm" },
|
|
.pwrdm = { .name = "dss_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(OMAP3430_DSS_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_DSS_MASK,
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_DSS_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
};
|
|
};
|
|
@@ -228,6 +293,8 @@ static struct clockdomain cam_clkdm = {
|
|
.name = "cam_clkdm",
|
|
.name = "cam_clkdm",
|
|
.pwrdm = { .name = "cam_pwrdm" },
|
|
.pwrdm = { .name = "cam_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(OMAP3430_CAM_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_CAM_MASK,
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_CAM_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
};
|
|
};
|
|
@@ -236,6 +303,8 @@ static struct clockdomain usbhost_clkdm = {
|
|
.name = "usbhost_clkdm",
|
|
.name = "usbhost_clkdm",
|
|
.pwrdm = { .name = "usbhost_pwrdm" },
|
|
.pwrdm = { .name = "usbhost_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(OMAP3430ES2_USBHOST_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430ES2_CLKTRCTRL_USBHOST_MASK,
|
|
.clktrctrl_mask = OMAP3430ES2_CLKTRCTRL_USBHOST_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2),
|
|
};
|
|
};
|
|
@@ -244,6 +313,8 @@ static struct clockdomain per_clkdm = {
|
|
.name = "per_clkdm",
|
|
.name = "per_clkdm",
|
|
.pwrdm = { .name = "per_pwrdm" },
|
|
.pwrdm = { .name = "per_pwrdm" },
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
.flags = CLKDM_CAN_HWSUP_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(OMAP3430_PER_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_PER_MASK,
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_PER_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
};
|
|
};
|
|
@@ -256,6 +327,8 @@ static struct clockdomain emu_clkdm = {
|
|
.name = "emu_clkdm",
|
|
.name = "emu_clkdm",
|
|
.pwrdm = { .name = "emu_pwrdm" },
|
|
.pwrdm = { .name = "emu_pwrdm" },
|
|
.flags = /* CLKDM_CAN_ENABLE_AUTO | */CLKDM_CAN_SWSUP,
|
|
.flags = /* CLKDM_CAN_ENABLE_AUTO | */CLKDM_CAN_SWSUP,
|
|
|
|
+ .clkstctrl_reg = OMAP34XX_CM_REGADDR(OMAP3430_EMU_MOD,
|
|
|
|
+ OMAP2_CM_CLKSTCTRL),
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_EMU_MASK,
|
|
.clktrctrl_mask = OMAP3430_CLKTRCTRL_EMU_MASK,
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
|
|
};
|
|
};
|
|
@@ -323,19 +396,21 @@ static struct clockdomain *clockdomains_omap[] = {
|
|
#ifdef CONFIG_ARCH_OMAP2420
|
|
#ifdef CONFIG_ARCH_OMAP2420
|
|
&mpu_2420_clkdm,
|
|
&mpu_2420_clkdm,
|
|
&iva1_2420_clkdm,
|
|
&iva1_2420_clkdm,
|
|
|
|
+ &dsp_2420_clkdm,
|
|
|
|
+ &gfx_2420_clkdm,
|
|
|
|
+ &core_l3_2420_clkdm,
|
|
|
|
+ &core_l4_2420_clkdm,
|
|
|
|
+ &dss_2420_clkdm,
|
|
#endif
|
|
#endif
|
|
|
|
|
|
#ifdef CONFIG_ARCH_OMAP2430
|
|
#ifdef CONFIG_ARCH_OMAP2430
|
|
&mpu_2430_clkdm,
|
|
&mpu_2430_clkdm,
|
|
&mdm_clkdm,
|
|
&mdm_clkdm,
|
|
-#endif
|
|
|
|
-
|
|
|
|
-#ifdef CONFIG_ARCH_OMAP24XX
|
|
|
|
- &dsp_clkdm,
|
|
|
|
- &gfx_24xx_clkdm,
|
|
|
|
- &core_l3_24xx_clkdm,
|
|
|
|
- &core_l4_24xx_clkdm,
|
|
|
|
- &dss_24xx_clkdm,
|
|
|
|
|
|
+ &dsp_2430_clkdm,
|
|
|
|
+ &gfx_2430_clkdm,
|
|
|
|
+ &core_l3_2430_clkdm,
|
|
|
|
+ &core_l4_2430_clkdm,
|
|
|
|
+ &dss_2430_clkdm,
|
|
#endif
|
|
#endif
|
|
|
|
|
|
#ifdef CONFIG_ARCH_OMAP34XX
|
|
#ifdef CONFIG_ARCH_OMAP34XX
|