prcm.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571
  1. /*
  2. * linux/arch/arm/mach-omap2/prcm.c
  3. *
  4. * OMAP 24xx Power Reset and Clock Management (PRCM) functions
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. *
  8. * Written by Tony Lindgren <tony.lindgren@nokia.com>
  9. *
  10. * Copyright (C) 2007 Texas Instruments, Inc.
  11. * Rajendra Nayak <rnayak@ti.com>
  12. *
  13. * Some pieces of code Copyright (C) 2005 Texas Instruments, Inc.
  14. * Upgraded with OMAP4 support by Abhijit Pagare <abhijitpagare@ti.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/init.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <linux/delay.h>
  25. #include <plat/common.h>
  26. #include <plat/prcm.h>
  27. #include <plat/irqs.h>
  28. #include <plat/control.h>
  29. #include "clock.h"
  30. #include "cm.h"
  31. #include "prm.h"
  32. #include "prm-regbits-24xx.h"
  33. static void __iomem *prm_base;
  34. static void __iomem *cm_base;
  35. static void __iomem *cm2_base;
  36. #define MAX_MODULE_ENABLE_WAIT 100000
  37. struct omap3_prcm_regs {
  38. u32 control_padconf_sys_nirq;
  39. u32 iva2_cm_clksel1;
  40. u32 iva2_cm_clksel2;
  41. u32 cm_sysconfig;
  42. u32 sgx_cm_clksel;
  43. u32 dss_cm_clksel;
  44. u32 cam_cm_clksel;
  45. u32 per_cm_clksel;
  46. u32 emu_cm_clksel;
  47. u32 emu_cm_clkstctrl;
  48. u32 pll_cm_autoidle2;
  49. u32 pll_cm_clksel4;
  50. u32 pll_cm_clksel5;
  51. u32 pll_cm_clken2;
  52. u32 cm_polctrl;
  53. u32 iva2_cm_fclken;
  54. u32 iva2_cm_clken_pll;
  55. u32 core_cm_fclken1;
  56. u32 core_cm_fclken3;
  57. u32 sgx_cm_fclken;
  58. u32 wkup_cm_fclken;
  59. u32 dss_cm_fclken;
  60. u32 cam_cm_fclken;
  61. u32 per_cm_fclken;
  62. u32 usbhost_cm_fclken;
  63. u32 core_cm_iclken1;
  64. u32 core_cm_iclken2;
  65. u32 core_cm_iclken3;
  66. u32 sgx_cm_iclken;
  67. u32 wkup_cm_iclken;
  68. u32 dss_cm_iclken;
  69. u32 cam_cm_iclken;
  70. u32 per_cm_iclken;
  71. u32 usbhost_cm_iclken;
  72. u32 iva2_cm_autiidle2;
  73. u32 mpu_cm_autoidle2;
  74. u32 iva2_cm_clkstctrl;
  75. u32 mpu_cm_clkstctrl;
  76. u32 core_cm_clkstctrl;
  77. u32 sgx_cm_clkstctrl;
  78. u32 dss_cm_clkstctrl;
  79. u32 cam_cm_clkstctrl;
  80. u32 per_cm_clkstctrl;
  81. u32 neon_cm_clkstctrl;
  82. u32 usbhost_cm_clkstctrl;
  83. u32 core_cm_autoidle1;
  84. u32 core_cm_autoidle2;
  85. u32 core_cm_autoidle3;
  86. u32 wkup_cm_autoidle;
  87. u32 dss_cm_autoidle;
  88. u32 cam_cm_autoidle;
  89. u32 per_cm_autoidle;
  90. u32 usbhost_cm_autoidle;
  91. u32 sgx_cm_sleepdep;
  92. u32 dss_cm_sleepdep;
  93. u32 cam_cm_sleepdep;
  94. u32 per_cm_sleepdep;
  95. u32 usbhost_cm_sleepdep;
  96. u32 cm_clkout_ctrl;
  97. u32 prm_clkout_ctrl;
  98. u32 sgx_pm_wkdep;
  99. u32 dss_pm_wkdep;
  100. u32 cam_pm_wkdep;
  101. u32 per_pm_wkdep;
  102. u32 neon_pm_wkdep;
  103. u32 usbhost_pm_wkdep;
  104. u32 core_pm_mpugrpsel1;
  105. u32 iva2_pm_ivagrpsel1;
  106. u32 core_pm_mpugrpsel3;
  107. u32 core_pm_ivagrpsel3;
  108. u32 wkup_pm_mpugrpsel;
  109. u32 wkup_pm_ivagrpsel;
  110. u32 per_pm_mpugrpsel;
  111. u32 per_pm_ivagrpsel;
  112. u32 wkup_pm_wken;
  113. };
  114. struct omap3_prcm_regs prcm_context;
  115. u32 omap_prcm_get_reset_sources(void)
  116. {
  117. /* XXX This presumably needs modification for 34XX */
  118. if (cpu_is_omap24xx() | cpu_is_omap34xx())
  119. return prm_read_mod_reg(WKUP_MOD, OMAP2_RM_RSTST) & 0x7f;
  120. if (cpu_is_omap44xx())
  121. return prm_read_mod_reg(WKUP_MOD, OMAP4_RM_RSTST) & 0x7f;
  122. }
  123. EXPORT_SYMBOL(omap_prcm_get_reset_sources);
  124. /* Resets clock rates and reboots the system. Only called from system.h */
  125. void omap_prcm_arch_reset(char mode)
  126. {
  127. s16 prcm_offs;
  128. omap2_clk_prepare_for_reboot();
  129. if (cpu_is_omap24xx())
  130. prcm_offs = WKUP_MOD;
  131. else if (cpu_is_omap34xx()) {
  132. u32 l;
  133. prcm_offs = OMAP3430_GR_MOD;
  134. l = ('B' << 24) | ('M' << 16) | mode;
  135. /* Reserve the first word in scratchpad for communicating
  136. * with the boot ROM. A pointer to a data structure
  137. * describing the boot process can be stored there,
  138. * cf. OMAP34xx TRM, Initialization / Software Booting
  139. * Configuration. */
  140. omap_writel(l, OMAP343X_SCRATCHPAD + 4);
  141. } else if (cpu_is_omap44xx())
  142. prcm_offs = OMAP4430_PRM_DEVICE_MOD;
  143. else
  144. WARN_ON(1);
  145. if (cpu_is_omap24xx() | cpu_is_omap34xx())
  146. prm_set_mod_reg_bits(OMAP_RST_DPLL3, prcm_offs,
  147. OMAP2_RM_RSTCTRL);
  148. if (cpu_is_omap44xx())
  149. prm_set_mod_reg_bits(OMAP_RST_DPLL3, prcm_offs,
  150. OMAP4_RM_RSTCTRL);
  151. }
  152. static inline u32 __omap_prcm_read(void __iomem *base, s16 module, u16 reg)
  153. {
  154. BUG_ON(!base);
  155. return __raw_readl(base + module + reg);
  156. }
  157. static inline void __omap_prcm_write(u32 value, void __iomem *base,
  158. s16 module, u16 reg)
  159. {
  160. BUG_ON(!base);
  161. __raw_writel(value, base + module + reg);
  162. }
  163. /* Read a register in a PRM module */
  164. u32 prm_read_mod_reg(s16 module, u16 idx)
  165. {
  166. return __omap_prcm_read(prm_base, module, idx);
  167. }
  168. /* Write into a register in a PRM module */
  169. void prm_write_mod_reg(u32 val, s16 module, u16 idx)
  170. {
  171. __omap_prcm_write(val, prm_base, module, idx);
  172. }
  173. /* Read-modify-write a register in a PRM module. Caller must lock */
  174. u32 prm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx)
  175. {
  176. u32 v;
  177. v = prm_read_mod_reg(module, idx);
  178. v &= ~mask;
  179. v |= bits;
  180. prm_write_mod_reg(v, module, idx);
  181. return v;
  182. }
  183. /* Read a register in a CM module */
  184. u32 cm_read_mod_reg(s16 module, u16 idx)
  185. {
  186. return __omap_prcm_read(cm_base, module, idx);
  187. }
  188. /* Write into a register in a CM module */
  189. void cm_write_mod_reg(u32 val, s16 module, u16 idx)
  190. {
  191. __omap_prcm_write(val, cm_base, module, idx);
  192. }
  193. /* Read-modify-write a register in a CM module. Caller must lock */
  194. u32 cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx)
  195. {
  196. u32 v;
  197. v = cm_read_mod_reg(module, idx);
  198. v &= ~mask;
  199. v |= bits;
  200. cm_write_mod_reg(v, module, idx);
  201. return v;
  202. }
  203. /**
  204. * omap2_cm_wait_idlest - wait for IDLEST bit to indicate module readiness
  205. * @reg: physical address of module IDLEST register
  206. * @mask: value to mask against to determine if the module is active
  207. * @name: name of the clock (for printk)
  208. *
  209. * Returns 1 if the module indicated readiness in time, or 0 if it
  210. * failed to enable in roughly MAX_MODULE_ENABLE_WAIT microseconds.
  211. */
  212. int omap2_cm_wait_idlest(void __iomem *reg, u32 mask, const char *name)
  213. {
  214. int i = 0;
  215. int ena = 0;
  216. /*
  217. * 24xx uses 0 to indicate not ready, and 1 to indicate ready.
  218. * 34xx reverses this, just to keep us on our toes
  219. */
  220. if (cpu_is_omap24xx())
  221. ena = mask;
  222. else if (cpu_is_omap34xx())
  223. ena = 0;
  224. else
  225. BUG();
  226. /* Wait for lock */
  227. omap_test_timeout(((__raw_readl(reg) & mask) == ena),
  228. MAX_MODULE_ENABLE_WAIT, i);
  229. if (i < MAX_MODULE_ENABLE_WAIT)
  230. pr_debug("cm: Module associated with clock %s ready after %d "
  231. "loops\n", name, i);
  232. else
  233. pr_err("cm: Module associated with clock %s didn't enable in "
  234. "%d tries\n", name, MAX_MODULE_ENABLE_WAIT);
  235. return (i < MAX_MODULE_ENABLE_WAIT) ? 1 : 0;
  236. };
  237. void __init omap2_set_globals_prcm(struct omap_globals *omap2_globals)
  238. {
  239. prm_base = omap2_globals->prm;
  240. cm_base = omap2_globals->cm;
  241. cm2_base = omap2_globals->cm2;
  242. }
  243. #ifdef CONFIG_ARCH_OMAP3
  244. void omap3_prcm_save_context(void)
  245. {
  246. prcm_context.control_padconf_sys_nirq =
  247. omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  248. prcm_context.iva2_cm_clksel1 =
  249. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL1);
  250. prcm_context.iva2_cm_clksel2 =
  251. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL2);
  252. prcm_context.cm_sysconfig = __raw_readl(OMAP3430_CM_SYSCONFIG);
  253. prcm_context.sgx_cm_clksel =
  254. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSEL);
  255. prcm_context.dss_cm_clksel =
  256. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSEL);
  257. prcm_context.cam_cm_clksel =
  258. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSEL);
  259. prcm_context.per_cm_clksel =
  260. cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSEL);
  261. prcm_context.emu_cm_clksel =
  262. cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSEL1);
  263. prcm_context.emu_cm_clkstctrl =
  264. cm_read_mod_reg(OMAP3430_EMU_MOD, OMAP2_CM_CLKSTCTRL);
  265. prcm_context.pll_cm_autoidle2 =
  266. cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE2);
  267. prcm_context.pll_cm_clksel4 =
  268. cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL4);
  269. prcm_context.pll_cm_clksel5 =
  270. cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL5);
  271. prcm_context.pll_cm_clken2 =
  272. cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKEN2);
  273. prcm_context.cm_polctrl = __raw_readl(OMAP3430_CM_POLCTRL);
  274. prcm_context.iva2_cm_fclken =
  275. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_FCLKEN);
  276. prcm_context.iva2_cm_clken_pll = cm_read_mod_reg(OMAP3430_IVA2_MOD,
  277. OMAP3430_CM_CLKEN_PLL);
  278. prcm_context.core_cm_fclken1 =
  279. cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  280. prcm_context.core_cm_fclken3 =
  281. cm_read_mod_reg(CORE_MOD, OMAP3430ES2_CM_FCLKEN3);
  282. prcm_context.sgx_cm_fclken =
  283. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_FCLKEN);
  284. prcm_context.wkup_cm_fclken =
  285. cm_read_mod_reg(WKUP_MOD, CM_FCLKEN);
  286. prcm_context.dss_cm_fclken =
  287. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_FCLKEN);
  288. prcm_context.cam_cm_fclken =
  289. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_FCLKEN);
  290. prcm_context.per_cm_fclken =
  291. cm_read_mod_reg(OMAP3430_PER_MOD, CM_FCLKEN);
  292. prcm_context.usbhost_cm_fclken =
  293. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  294. prcm_context.core_cm_iclken1 =
  295. cm_read_mod_reg(CORE_MOD, CM_ICLKEN1);
  296. prcm_context.core_cm_iclken2 =
  297. cm_read_mod_reg(CORE_MOD, CM_ICLKEN2);
  298. prcm_context.core_cm_iclken3 =
  299. cm_read_mod_reg(CORE_MOD, CM_ICLKEN3);
  300. prcm_context.sgx_cm_iclken =
  301. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_ICLKEN);
  302. prcm_context.wkup_cm_iclken =
  303. cm_read_mod_reg(WKUP_MOD, CM_ICLKEN);
  304. prcm_context.dss_cm_iclken =
  305. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_ICLKEN);
  306. prcm_context.cam_cm_iclken =
  307. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_ICLKEN);
  308. prcm_context.per_cm_iclken =
  309. cm_read_mod_reg(OMAP3430_PER_MOD, CM_ICLKEN);
  310. prcm_context.usbhost_cm_iclken =
  311. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  312. prcm_context.iva2_cm_autiidle2 =
  313. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  314. prcm_context.mpu_cm_autoidle2 =
  315. cm_read_mod_reg(MPU_MOD, CM_AUTOIDLE2);
  316. prcm_context.iva2_cm_clkstctrl =
  317. cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP2_CM_CLKSTCTRL);
  318. prcm_context.mpu_cm_clkstctrl =
  319. cm_read_mod_reg(MPU_MOD, OMAP2_CM_CLKSTCTRL);
  320. prcm_context.core_cm_clkstctrl =
  321. cm_read_mod_reg(CORE_MOD, OMAP2_CM_CLKSTCTRL);
  322. prcm_context.sgx_cm_clkstctrl =
  323. cm_read_mod_reg(OMAP3430ES2_SGX_MOD,
  324. OMAP2_CM_CLKSTCTRL);
  325. prcm_context.dss_cm_clkstctrl =
  326. cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP2_CM_CLKSTCTRL);
  327. prcm_context.cam_cm_clkstctrl =
  328. cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP2_CM_CLKSTCTRL);
  329. prcm_context.per_cm_clkstctrl =
  330. cm_read_mod_reg(OMAP3430_PER_MOD, OMAP2_CM_CLKSTCTRL);
  331. prcm_context.neon_cm_clkstctrl =
  332. cm_read_mod_reg(OMAP3430_NEON_MOD, OMAP2_CM_CLKSTCTRL);
  333. prcm_context.usbhost_cm_clkstctrl =
  334. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  335. OMAP2_CM_CLKSTCTRL);
  336. prcm_context.core_cm_autoidle1 =
  337. cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE1);
  338. prcm_context.core_cm_autoidle2 =
  339. cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE2);
  340. prcm_context.core_cm_autoidle3 =
  341. cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE3);
  342. prcm_context.wkup_cm_autoidle =
  343. cm_read_mod_reg(WKUP_MOD, CM_AUTOIDLE);
  344. prcm_context.dss_cm_autoidle =
  345. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_AUTOIDLE);
  346. prcm_context.cam_cm_autoidle =
  347. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_AUTOIDLE);
  348. prcm_context.per_cm_autoidle =
  349. cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  350. prcm_context.usbhost_cm_autoidle =
  351. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  352. prcm_context.sgx_cm_sleepdep =
  353. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, OMAP3430_CM_SLEEPDEP);
  354. prcm_context.dss_cm_sleepdep =
  355. cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP3430_CM_SLEEPDEP);
  356. prcm_context.cam_cm_sleepdep =
  357. cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP3430_CM_SLEEPDEP);
  358. prcm_context.per_cm_sleepdep =
  359. cm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_CM_SLEEPDEP);
  360. prcm_context.usbhost_cm_sleepdep =
  361. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  362. prcm_context.cm_clkout_ctrl = cm_read_mod_reg(OMAP3430_CCR_MOD,
  363. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  364. prcm_context.prm_clkout_ctrl = prm_read_mod_reg(OMAP3430_CCR_MOD,
  365. OMAP3_PRM_CLKOUT_CTRL_OFFSET);
  366. prcm_context.sgx_pm_wkdep =
  367. prm_read_mod_reg(OMAP3430ES2_SGX_MOD, PM_WKDEP);
  368. prcm_context.dss_pm_wkdep =
  369. prm_read_mod_reg(OMAP3430_DSS_MOD, PM_WKDEP);
  370. prcm_context.cam_pm_wkdep =
  371. prm_read_mod_reg(OMAP3430_CAM_MOD, PM_WKDEP);
  372. prcm_context.per_pm_wkdep =
  373. prm_read_mod_reg(OMAP3430_PER_MOD, PM_WKDEP);
  374. prcm_context.neon_pm_wkdep =
  375. prm_read_mod_reg(OMAP3430_NEON_MOD, PM_WKDEP);
  376. prcm_context.usbhost_pm_wkdep =
  377. prm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  378. prcm_context.core_pm_mpugrpsel1 =
  379. prm_read_mod_reg(CORE_MOD, OMAP3430_PM_MPUGRPSEL1);
  380. prcm_context.iva2_pm_ivagrpsel1 =
  381. prm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_PM_IVAGRPSEL1);
  382. prcm_context.core_pm_mpugrpsel3 =
  383. prm_read_mod_reg(CORE_MOD, OMAP3430ES2_PM_MPUGRPSEL3);
  384. prcm_context.core_pm_ivagrpsel3 =
  385. prm_read_mod_reg(CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  386. prcm_context.wkup_pm_mpugrpsel =
  387. prm_read_mod_reg(WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  388. prcm_context.wkup_pm_ivagrpsel =
  389. prm_read_mod_reg(WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  390. prcm_context.per_pm_mpugrpsel =
  391. prm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  392. prcm_context.per_pm_ivagrpsel =
  393. prm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  394. prcm_context.wkup_pm_wken = prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  395. return;
  396. }
  397. void omap3_prcm_restore_context(void)
  398. {
  399. omap_ctrl_writel(prcm_context.control_padconf_sys_nirq,
  400. OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  401. cm_write_mod_reg(prcm_context.iva2_cm_clksel1, OMAP3430_IVA2_MOD,
  402. CM_CLKSEL1);
  403. cm_write_mod_reg(prcm_context.iva2_cm_clksel2, OMAP3430_IVA2_MOD,
  404. CM_CLKSEL2);
  405. __raw_writel(prcm_context.cm_sysconfig, OMAP3430_CM_SYSCONFIG);
  406. cm_write_mod_reg(prcm_context.sgx_cm_clksel, OMAP3430ES2_SGX_MOD,
  407. CM_CLKSEL);
  408. cm_write_mod_reg(prcm_context.dss_cm_clksel, OMAP3430_DSS_MOD,
  409. CM_CLKSEL);
  410. cm_write_mod_reg(prcm_context.cam_cm_clksel, OMAP3430_CAM_MOD,
  411. CM_CLKSEL);
  412. cm_write_mod_reg(prcm_context.per_cm_clksel, OMAP3430_PER_MOD,
  413. CM_CLKSEL);
  414. cm_write_mod_reg(prcm_context.emu_cm_clksel, OMAP3430_EMU_MOD,
  415. CM_CLKSEL1);
  416. cm_write_mod_reg(prcm_context.emu_cm_clkstctrl, OMAP3430_EMU_MOD,
  417. OMAP2_CM_CLKSTCTRL);
  418. cm_write_mod_reg(prcm_context.pll_cm_autoidle2, PLL_MOD,
  419. CM_AUTOIDLE2);
  420. cm_write_mod_reg(prcm_context.pll_cm_clksel4, PLL_MOD,
  421. OMAP3430ES2_CM_CLKSEL4);
  422. cm_write_mod_reg(prcm_context.pll_cm_clksel5, PLL_MOD,
  423. OMAP3430ES2_CM_CLKSEL5);
  424. cm_write_mod_reg(prcm_context.pll_cm_clken2, PLL_MOD,
  425. OMAP3430ES2_CM_CLKEN2);
  426. __raw_writel(prcm_context.cm_polctrl, OMAP3430_CM_POLCTRL);
  427. cm_write_mod_reg(prcm_context.iva2_cm_fclken, OMAP3430_IVA2_MOD,
  428. CM_FCLKEN);
  429. cm_write_mod_reg(prcm_context.iva2_cm_clken_pll, OMAP3430_IVA2_MOD,
  430. OMAP3430_CM_CLKEN_PLL);
  431. cm_write_mod_reg(prcm_context.core_cm_fclken1, CORE_MOD, CM_FCLKEN1);
  432. cm_write_mod_reg(prcm_context.core_cm_fclken3, CORE_MOD,
  433. OMAP3430ES2_CM_FCLKEN3);
  434. cm_write_mod_reg(prcm_context.sgx_cm_fclken, OMAP3430ES2_SGX_MOD,
  435. CM_FCLKEN);
  436. cm_write_mod_reg(prcm_context.wkup_cm_fclken, WKUP_MOD, CM_FCLKEN);
  437. cm_write_mod_reg(prcm_context.dss_cm_fclken, OMAP3430_DSS_MOD,
  438. CM_FCLKEN);
  439. cm_write_mod_reg(prcm_context.cam_cm_fclken, OMAP3430_CAM_MOD,
  440. CM_FCLKEN);
  441. cm_write_mod_reg(prcm_context.per_cm_fclken, OMAP3430_PER_MOD,
  442. CM_FCLKEN);
  443. cm_write_mod_reg(prcm_context.usbhost_cm_fclken,
  444. OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  445. cm_write_mod_reg(prcm_context.core_cm_iclken1, CORE_MOD, CM_ICLKEN1);
  446. cm_write_mod_reg(prcm_context.core_cm_iclken2, CORE_MOD, CM_ICLKEN2);
  447. cm_write_mod_reg(prcm_context.core_cm_iclken3, CORE_MOD, CM_ICLKEN3);
  448. cm_write_mod_reg(prcm_context.sgx_cm_iclken, OMAP3430ES2_SGX_MOD,
  449. CM_ICLKEN);
  450. cm_write_mod_reg(prcm_context.wkup_cm_iclken, WKUP_MOD, CM_ICLKEN);
  451. cm_write_mod_reg(prcm_context.dss_cm_iclken, OMAP3430_DSS_MOD,
  452. CM_ICLKEN);
  453. cm_write_mod_reg(prcm_context.cam_cm_iclken, OMAP3430_CAM_MOD,
  454. CM_ICLKEN);
  455. cm_write_mod_reg(prcm_context.per_cm_iclken, OMAP3430_PER_MOD,
  456. CM_ICLKEN);
  457. cm_write_mod_reg(prcm_context.usbhost_cm_iclken,
  458. OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  459. cm_write_mod_reg(prcm_context.iva2_cm_autiidle2, OMAP3430_IVA2_MOD,
  460. CM_AUTOIDLE2);
  461. cm_write_mod_reg(prcm_context.mpu_cm_autoidle2, MPU_MOD, CM_AUTOIDLE2);
  462. cm_write_mod_reg(prcm_context.iva2_cm_clkstctrl, OMAP3430_IVA2_MOD,
  463. OMAP2_CM_CLKSTCTRL);
  464. cm_write_mod_reg(prcm_context.mpu_cm_clkstctrl, MPU_MOD,
  465. OMAP2_CM_CLKSTCTRL);
  466. cm_write_mod_reg(prcm_context.core_cm_clkstctrl, CORE_MOD,
  467. OMAP2_CM_CLKSTCTRL);
  468. cm_write_mod_reg(prcm_context.sgx_cm_clkstctrl, OMAP3430ES2_SGX_MOD,
  469. OMAP2_CM_CLKSTCTRL);
  470. cm_write_mod_reg(prcm_context.dss_cm_clkstctrl, OMAP3430_DSS_MOD,
  471. OMAP2_CM_CLKSTCTRL);
  472. cm_write_mod_reg(prcm_context.cam_cm_clkstctrl, OMAP3430_CAM_MOD,
  473. OMAP2_CM_CLKSTCTRL);
  474. cm_write_mod_reg(prcm_context.per_cm_clkstctrl, OMAP3430_PER_MOD,
  475. OMAP2_CM_CLKSTCTRL);
  476. cm_write_mod_reg(prcm_context.neon_cm_clkstctrl, OMAP3430_NEON_MOD,
  477. OMAP2_CM_CLKSTCTRL);
  478. cm_write_mod_reg(prcm_context.usbhost_cm_clkstctrl,
  479. OMAP3430ES2_USBHOST_MOD, OMAP2_CM_CLKSTCTRL);
  480. cm_write_mod_reg(prcm_context.core_cm_autoidle1, CORE_MOD,
  481. CM_AUTOIDLE1);
  482. cm_write_mod_reg(prcm_context.core_cm_autoidle2, CORE_MOD,
  483. CM_AUTOIDLE2);
  484. cm_write_mod_reg(prcm_context.core_cm_autoidle3, CORE_MOD,
  485. CM_AUTOIDLE3);
  486. cm_write_mod_reg(prcm_context.wkup_cm_autoidle, WKUP_MOD, CM_AUTOIDLE);
  487. cm_write_mod_reg(prcm_context.dss_cm_autoidle, OMAP3430_DSS_MOD,
  488. CM_AUTOIDLE);
  489. cm_write_mod_reg(prcm_context.cam_cm_autoidle, OMAP3430_CAM_MOD,
  490. CM_AUTOIDLE);
  491. cm_write_mod_reg(prcm_context.per_cm_autoidle, OMAP3430_PER_MOD,
  492. CM_AUTOIDLE);
  493. cm_write_mod_reg(prcm_context.usbhost_cm_autoidle,
  494. OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  495. cm_write_mod_reg(prcm_context.sgx_cm_sleepdep, OMAP3430ES2_SGX_MOD,
  496. OMAP3430_CM_SLEEPDEP);
  497. cm_write_mod_reg(prcm_context.dss_cm_sleepdep, OMAP3430_DSS_MOD,
  498. OMAP3430_CM_SLEEPDEP);
  499. cm_write_mod_reg(prcm_context.cam_cm_sleepdep, OMAP3430_CAM_MOD,
  500. OMAP3430_CM_SLEEPDEP);
  501. cm_write_mod_reg(prcm_context.per_cm_sleepdep, OMAP3430_PER_MOD,
  502. OMAP3430_CM_SLEEPDEP);
  503. cm_write_mod_reg(prcm_context.usbhost_cm_sleepdep,
  504. OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  505. cm_write_mod_reg(prcm_context.cm_clkout_ctrl, OMAP3430_CCR_MOD,
  506. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  507. prm_write_mod_reg(prcm_context.prm_clkout_ctrl, OMAP3430_CCR_MOD,
  508. OMAP3_PRM_CLKOUT_CTRL_OFFSET);
  509. prm_write_mod_reg(prcm_context.sgx_pm_wkdep, OMAP3430ES2_SGX_MOD,
  510. PM_WKDEP);
  511. prm_write_mod_reg(prcm_context.dss_pm_wkdep, OMAP3430_DSS_MOD,
  512. PM_WKDEP);
  513. prm_write_mod_reg(prcm_context.cam_pm_wkdep, OMAP3430_CAM_MOD,
  514. PM_WKDEP);
  515. prm_write_mod_reg(prcm_context.per_pm_wkdep, OMAP3430_PER_MOD,
  516. PM_WKDEP);
  517. prm_write_mod_reg(prcm_context.neon_pm_wkdep, OMAP3430_NEON_MOD,
  518. PM_WKDEP);
  519. prm_write_mod_reg(prcm_context.usbhost_pm_wkdep,
  520. OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  521. prm_write_mod_reg(prcm_context.core_pm_mpugrpsel1, CORE_MOD,
  522. OMAP3430_PM_MPUGRPSEL1);
  523. prm_write_mod_reg(prcm_context.iva2_pm_ivagrpsel1, OMAP3430_IVA2_MOD,
  524. OMAP3430_PM_IVAGRPSEL1);
  525. prm_write_mod_reg(prcm_context.core_pm_mpugrpsel3, CORE_MOD,
  526. OMAP3430ES2_PM_MPUGRPSEL3);
  527. prm_write_mod_reg(prcm_context.core_pm_ivagrpsel3, CORE_MOD,
  528. OMAP3430ES2_PM_IVAGRPSEL3);
  529. prm_write_mod_reg(prcm_context.wkup_pm_mpugrpsel, WKUP_MOD,
  530. OMAP3430_PM_MPUGRPSEL);
  531. prm_write_mod_reg(prcm_context.wkup_pm_ivagrpsel, WKUP_MOD,
  532. OMAP3430_PM_IVAGRPSEL);
  533. prm_write_mod_reg(prcm_context.per_pm_mpugrpsel, OMAP3430_PER_MOD,
  534. OMAP3430_PM_MPUGRPSEL);
  535. prm_write_mod_reg(prcm_context.per_pm_ivagrpsel, OMAP3430_PER_MOD,
  536. OMAP3430_PM_IVAGRPSEL);
  537. prm_write_mod_reg(prcm_context.wkup_pm_wken, WKUP_MOD, PM_WKEN);
  538. return;
  539. }
  540. #endif