|
@@ -1,390 +1,172 @@
|
|
|
/*
|
|
|
- * Copyright (C) 2007 Ben Skeggs.
|
|
|
+ * Copyright 2012 Red Hat Inc.
|
|
|
*
|
|
|
- * All Rights Reserved.
|
|
|
+ * Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
+ * copy of this software and associated documentation files (the "Software"),
|
|
|
+ * to deal in the Software without restriction, including without limitation
|
|
|
+ * the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
+ * and/or sell copies of the Software, and to permit persons to whom the
|
|
|
+ * Software is furnished to do so, subject to the following conditions:
|
|
|
*
|
|
|
- * Permission is hereby granted, free of charge, to any person obtaining
|
|
|
- * a copy of this software and associated documentation files (the
|
|
|
- * "Software"), to deal in the Software without restriction, including
|
|
|
- * without limitation the rights to use, copy, modify, merge, publish,
|
|
|
- * distribute, sublicense, and/or sell copies of the Software, and to
|
|
|
- * permit persons to whom the Software is furnished to do so, subject to
|
|
|
- * the following conditions:
|
|
|
+ * The above copyright notice and this permission notice shall be included in
|
|
|
+ * all copies or substantial portions of the Software.
|
|
|
*
|
|
|
- * The above copyright notice and this permission notice (including the
|
|
|
- * next paragraph) shall be included in all copies or substantial
|
|
|
- * portions of the Software.
|
|
|
- *
|
|
|
- * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
|
- * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
|
|
|
- * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
|
|
|
- * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
|
|
|
- * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
|
|
|
- * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
|
|
|
- * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
+ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
+ * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
+ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
+ * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
+ * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
+ * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
+ * OTHER DEALINGS IN THE SOFTWARE.
|
|
|
*
|
|
|
+ * Authors: Ben Skeggs
|
|
|
*/
|
|
|
|
|
|
-#include "drmP.h"
|
|
|
-#include "drm.h"
|
|
|
-
|
|
|
-#include "nouveau_drv.h"
|
|
|
-#include <subdev/vm.h>
|
|
|
+#include <subdev/instmem.h>
|
|
|
+#include <subdev/fb.h>
|
|
|
|
|
|
-#define BAR1_VM_BASE 0x0020000000ULL
|
|
|
-#define BAR1_VM_SIZE pci_resource_len(dev->pdev, 1)
|
|
|
-#define BAR3_VM_BASE 0x0000000000ULL
|
|
|
-#define BAR3_VM_SIZE pci_resource_len(dev->pdev, 3)
|
|
|
+#include <core/mm.h>
|
|
|
|
|
|
struct nv50_instmem_priv {
|
|
|
- uint32_t save1700[5]; /* 0x1700->0x1710 */
|
|
|
-
|
|
|
- struct nouveau_gpuobj *bar1_dmaobj;
|
|
|
- struct nouveau_gpuobj *bar3_dmaobj;
|
|
|
+ struct nouveau_instmem base;
|
|
|
+ spinlock_t lock;
|
|
|
+ u64 addr;
|
|
|
};
|
|
|
|
|
|
-static void
|
|
|
-nv50_channel_del(struct nouveau_channel **pchan)
|
|
|
-{
|
|
|
- struct nouveau_channel *chan;
|
|
|
-
|
|
|
- chan = *pchan;
|
|
|
- *pchan = NULL;
|
|
|
- if (!chan)
|
|
|
- return;
|
|
|
-
|
|
|
- nouveau_vm_ref(NULL, &chan->vm, chan->vm_pd);
|
|
|
- nouveau_gpuobj_ref(NULL, &chan->vm_pd);
|
|
|
- if (drm_mm_initialized(&chan->ramin_heap))
|
|
|
- drm_mm_takedown(&chan->ramin_heap);
|
|
|
- nouveau_gpuobj_ref(NULL, &chan->ramin);
|
|
|
- kfree(chan);
|
|
|
-}
|
|
|
+struct nv50_instobj_priv {
|
|
|
+ struct nouveau_instobj base;
|
|
|
+ struct nouveau_mem *mem;
|
|
|
+};
|
|
|
|
|
|
static int
|
|
|
-nv50_channel_new(struct drm_device *dev, u32 size, struct nouveau_vm *vm,
|
|
|
- struct nouveau_channel **pchan)
|
|
|
-{
|
|
|
- struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
- u32 pgd = (dev_priv->chipset == 0x50) ? 0x1400 : 0x0200;
|
|
|
- struct nouveau_channel *chan;
|
|
|
- int ret, i;
|
|
|
-
|
|
|
- chan = kzalloc(sizeof(*chan), GFP_KERNEL);
|
|
|
- if (!chan)
|
|
|
- return -ENOMEM;
|
|
|
- chan->dev = dev;
|
|
|
-
|
|
|
- ret = nouveau_gpuobj_new(dev, NULL, size, 0x1000, 0, &chan->ramin);
|
|
|
- if (ret) {
|
|
|
- nv50_channel_del(&chan);
|
|
|
- return ret;
|
|
|
- }
|
|
|
-
|
|
|
- ret = drm_mm_init(&chan->ramin_heap, pgd, chan->ramin->size - pgd);
|
|
|
- if (ret) {
|
|
|
- nv50_channel_del(&chan);
|
|
|
- return ret;
|
|
|
- }
|
|
|
-
|
|
|
- ret = nouveau_gpuobj_new(dev, chan, 0x4000, 0, 0, &chan->vm_pd);
|
|
|
- if (ret) {
|
|
|
- nv50_channel_del(&chan);
|
|
|
- return ret;
|
|
|
- }
|
|
|
-
|
|
|
- for (i = 0; i < 0x4000; i += 8) {
|
|
|
- nv_wo32(chan->vm_pd, i + 0, 0x00000000);
|
|
|
- nv_wo32(chan->vm_pd, i + 4, 0xdeadcafe);
|
|
|
- }
|
|
|
-
|
|
|
- ret = nouveau_vm_ref(vm, &chan->vm, chan->vm_pd);
|
|
|
- if (ret) {
|
|
|
- nv50_channel_del(&chan);
|
|
|
- return ret;
|
|
|
- }
|
|
|
-
|
|
|
- *pchan = chan;
|
|
|
- return 0;
|
|
|
-}
|
|
|
-
|
|
|
-int
|
|
|
-nv50_instmem_init(struct drm_device *dev)
|
|
|
+nv50_instobj_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
|
|
|
+ struct nouveau_oclass *oclass, void *data, u32 size,
|
|
|
+ struct nouveau_object **pobject)
|
|
|
{
|
|
|
- struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
- struct nv50_instmem_priv *priv;
|
|
|
- struct nouveau_channel *chan;
|
|
|
- struct nouveau_vm *vm;
|
|
|
- int ret, i;
|
|
|
- u32 tmp;
|
|
|
-
|
|
|
- priv = kzalloc(sizeof(*priv), GFP_KERNEL);
|
|
|
- if (!priv)
|
|
|
- return -ENOMEM;
|
|
|
- dev_priv->engine.instmem.priv = priv;
|
|
|
-
|
|
|
- /* Save state, will restore at takedown. */
|
|
|
- for (i = 0x1700; i <= 0x1710; i += 4)
|
|
|
- priv->save1700[(i-0x1700)/4] = nv_rd32(dev, i);
|
|
|
-
|
|
|
- /* Global PRAMIN heap */
|
|
|
- ret = drm_mm_init(&dev_priv->ramin_heap, 0, dev_priv->ramin_size);
|
|
|
- if (ret) {
|
|
|
- NV_ERROR(dev, "Failed to init RAMIN heap\n");
|
|
|
- goto error;
|
|
|
- }
|
|
|
-
|
|
|
- /* BAR3 */
|
|
|
- ret = nouveau_vm_new(dev, BAR3_VM_BASE, BAR3_VM_SIZE, BAR3_VM_BASE,
|
|
|
- &dev_priv->bar3_vm);
|
|
|
- if (ret)
|
|
|
- goto error;
|
|
|
-
|
|
|
- ret = nouveau_gpuobj_new(dev, NULL, (BAR3_VM_SIZE >> 12) * 8,
|
|
|
- 0x1000, NVOBJ_FLAG_DONT_MAP |
|
|
|
- NVOBJ_FLAG_ZERO_ALLOC,
|
|
|
- &dev_priv->bar3_vm->pgt[0].obj[0]);
|
|
|
- if (ret)
|
|
|
- goto error;
|
|
|
- dev_priv->bar3_vm->pgt[0].refcount[0] = 1;
|
|
|
-
|
|
|
- nv50_instmem_map(dev_priv->bar3_vm->pgt[0].obj[0]);
|
|
|
-
|
|
|
- ret = nv50_channel_new(dev, 128 * 1024, dev_priv->bar3_vm, &chan);
|
|
|
- if (ret)
|
|
|
- goto error;
|
|
|
- dev_priv->channels.ptr[0] = dev_priv->channels.ptr[127] = chan;
|
|
|
-
|
|
|
- ret = nv50_gpuobj_dma_new(chan, 0x0000, BAR3_VM_BASE, BAR3_VM_SIZE,
|
|
|
- NV_MEM_TARGET_VM, NV_MEM_ACCESS_VM,
|
|
|
- NV_MEM_TYPE_VM, NV_MEM_COMP_VM,
|
|
|
- &priv->bar3_dmaobj);
|
|
|
- if (ret)
|
|
|
- goto error;
|
|
|
-
|
|
|
- nv_wr32(dev, 0x001704, 0x00000000 | (chan->ramin->vinst >> 12));
|
|
|
- nv_wr32(dev, 0x001704, 0x40000000 | (chan->ramin->vinst >> 12));
|
|
|
- nv_wr32(dev, 0x00170c, 0x80000000 | (priv->bar3_dmaobj->cinst >> 4));
|
|
|
-
|
|
|
- dev_priv->engine.instmem.flush(dev);
|
|
|
- dev_priv->ramin_available = true;
|
|
|
-
|
|
|
- tmp = nv_ro32(chan->ramin, 0);
|
|
|
- nv_wo32(chan->ramin, 0, ~tmp);
|
|
|
- if (nv_ro32(chan->ramin, 0) != ~tmp) {
|
|
|
- NV_ERROR(dev, "PRAMIN readback failed\n");
|
|
|
- ret = -EIO;
|
|
|
- goto error;
|
|
|
- }
|
|
|
- nv_wo32(chan->ramin, 0, tmp);
|
|
|
-
|
|
|
- /* BAR1 */
|
|
|
- ret = nouveau_vm_new(dev, BAR1_VM_BASE, BAR1_VM_SIZE, BAR1_VM_BASE, &vm);
|
|
|
- if (ret)
|
|
|
- goto error;
|
|
|
+ struct nouveau_fb *pfb = nouveau_fb(parent);
|
|
|
+ struct nv50_instobj_priv *node;
|
|
|
+ u32 align = (unsigned long)data;
|
|
|
+ int ret;
|
|
|
|
|
|
- ret = nouveau_vm_ref(vm, &dev_priv->bar1_vm, chan->vm_pd);
|
|
|
- if (ret)
|
|
|
- goto error;
|
|
|
- nouveau_vm_ref(NULL, &vm, NULL);
|
|
|
+ size = max((size + 4095) & ~4095, (u32)4096);
|
|
|
+ align = max((align + 4095) & ~4095, (u32)4096);
|
|
|
|
|
|
- ret = nv50_gpuobj_dma_new(chan, 0x0000, BAR1_VM_BASE, BAR1_VM_SIZE,
|
|
|
- NV_MEM_TARGET_VM, NV_MEM_ACCESS_VM,
|
|
|
- NV_MEM_TYPE_VM, NV_MEM_COMP_VM,
|
|
|
- &priv->bar1_dmaobj);
|
|
|
+ ret = nouveau_instobj_create(parent, engine, oclass, &node);
|
|
|
+ *pobject = nv_object(node);
|
|
|
if (ret)
|
|
|
- goto error;
|
|
|
-
|
|
|
- nv_wr32(dev, 0x001708, 0x80000000 | (priv->bar1_dmaobj->cinst >> 4));
|
|
|
- for (i = 0; i < 8; i++)
|
|
|
- nv_wr32(dev, 0x1900 + (i*4), 0);
|
|
|
+ return ret;
|
|
|
|
|
|
- /* Create shared channel VM, space is reserved at the beginning
|
|
|
- * to catch "NULL pointer" references
|
|
|
- */
|
|
|
- ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
|
|
|
- &dev_priv->chan_vm);
|
|
|
+ ret = pfb->ram.get(pfb, size, align, 0, 0x800, &node->mem);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
+ node->base.addr = node->mem->offset;
|
|
|
+ node->base.size = node->mem->size << 12;
|
|
|
+ node->mem->page_shift = 12;
|
|
|
return 0;
|
|
|
-
|
|
|
-error:
|
|
|
- nv50_instmem_takedown(dev);
|
|
|
- return ret;
|
|
|
}
|
|
|
|
|
|
-void
|
|
|
-nv50_instmem_takedown(struct drm_device *dev)
|
|
|
+static void
|
|
|
+nv50_instobj_dtor(struct nouveau_object *object)
|
|
|
{
|
|
|
- struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
- struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
|
|
|
- struct nouveau_channel *chan = dev_priv->channels.ptr[0];
|
|
|
- int i;
|
|
|
-
|
|
|
- NV_DEBUG(dev, "\n");
|
|
|
-
|
|
|
- if (!priv)
|
|
|
- return;
|
|
|
-
|
|
|
- dev_priv->ramin_available = false;
|
|
|
-
|
|
|
- nouveau_vm_ref(NULL, &dev_priv->chan_vm, NULL);
|
|
|
-
|
|
|
- for (i = 0x1700; i <= 0x1710; i += 4)
|
|
|
- nv_wr32(dev, i, priv->save1700[(i - 0x1700) / 4]);
|
|
|
-
|
|
|
- nouveau_gpuobj_ref(NULL, &priv->bar3_dmaobj);
|
|
|
- nouveau_gpuobj_ref(NULL, &priv->bar1_dmaobj);
|
|
|
-
|
|
|
- nouveau_vm_ref(NULL, &dev_priv->bar1_vm, chan->vm_pd);
|
|
|
- dev_priv->channels.ptr[127] = 0;
|
|
|
- nv50_channel_del(&dev_priv->channels.ptr[0]);
|
|
|
-
|
|
|
- nouveau_gpuobj_ref(NULL, &dev_priv->bar3_vm->pgt[0].obj[0]);
|
|
|
- nouveau_vm_ref(NULL, &dev_priv->bar3_vm, NULL);
|
|
|
-
|
|
|
- if (drm_mm_initialized(&dev_priv->ramin_heap))
|
|
|
- drm_mm_takedown(&dev_priv->ramin_heap);
|
|
|
-
|
|
|
- dev_priv->engine.instmem.priv = NULL;
|
|
|
- kfree(priv);
|
|
|
+ struct nv50_instobj_priv *node = (void *)object;
|
|
|
+ struct nouveau_fb *pfb = nouveau_fb(object);
|
|
|
+ pfb->ram.put(pfb, &node->mem);
|
|
|
+ nouveau_instobj_destroy(&node->base);
|
|
|
}
|
|
|
|
|
|
-int
|
|
|
-nv50_instmem_suspend(struct drm_device *dev)
|
|
|
+static u32
|
|
|
+nv50_instobj_rd32(struct nouveau_object *object, u32 offset)
|
|
|
{
|
|
|
- struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
-
|
|
|
- dev_priv->ramin_available = false;
|
|
|
- return 0;
|
|
|
+ struct nv50_instmem_priv *priv = (void *)object->engine;
|
|
|
+ struct nv50_instobj_priv *node = (void *)object;
|
|
|
+ unsigned long flags;
|
|
|
+ u64 base = (node->mem->offset + offset) & 0xffffff00000ULL;
|
|
|
+ u64 addr = (node->mem->offset + offset) & 0x000000fffffULL;
|
|
|
+ u32 data;
|
|
|
+
|
|
|
+ spin_lock_irqsave(&priv->lock, flags);
|
|
|
+ if (unlikely(priv->addr != base)) {
|
|
|
+ nv_wr32(priv, 0x001700, base >> 16);
|
|
|
+ priv->addr = base;
|
|
|
+ }
|
|
|
+ data = nv_rd32(priv, 0x700000 + addr);
|
|
|
+ spin_unlock_irqrestore(&priv->lock, flags);
|
|
|
+ return data;
|
|
|
}
|
|
|
|
|
|
-void
|
|
|
-nv50_instmem_resume(struct drm_device *dev)
|
|
|
+static void
|
|
|
+nv50_instobj_wr32(struct nouveau_object *object, u32 offset, u32 data)
|
|
|
{
|
|
|
- struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
- struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
|
|
|
- struct nouveau_channel *chan = dev_priv->channels.ptr[0];
|
|
|
- int i;
|
|
|
-
|
|
|
- /* Poke the relevant regs, and pray it works :) */
|
|
|
- nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12));
|
|
|
- nv_wr32(dev, NV50_PUNK_UNK1710, 0);
|
|
|
- nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12) |
|
|
|
- NV50_PUNK_BAR_CFG_BASE_VALID);
|
|
|
- nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->bar1_dmaobj->cinst >> 4) |
|
|
|
- NV50_PUNK_BAR1_CTXDMA_VALID);
|
|
|
- nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->bar3_dmaobj->cinst >> 4) |
|
|
|
- NV50_PUNK_BAR3_CTXDMA_VALID);
|
|
|
-
|
|
|
- for (i = 0; i < 8; i++)
|
|
|
- nv_wr32(dev, 0x1900 + (i*4), 0);
|
|
|
+ struct nv50_instmem_priv *priv = (void *)object->engine;
|
|
|
+ struct nv50_instobj_priv *node = (void *)object;
|
|
|
+ unsigned long flags;
|
|
|
+ u64 base = (node->mem->offset + offset) & 0xffffff00000ULL;
|
|
|
+ u64 addr = (node->mem->offset + offset) & 0x000000fffffULL;
|
|
|
|
|
|
- dev_priv->ramin_available = true;
|
|
|
+ spin_lock_irqsave(&priv->lock, flags);
|
|
|
+ if (unlikely(priv->addr != base)) {
|
|
|
+ nv_wr32(priv, 0x001700, base >> 16);
|
|
|
+ priv->addr = base;
|
|
|
+ }
|
|
|
+ nv_wr32(priv, 0x700000 + addr, data);
|
|
|
+ spin_unlock_irqrestore(&priv->lock, flags);
|
|
|
}
|
|
|
|
|
|
-struct nv50_gpuobj_node {
|
|
|
- struct nouveau_mem *vram;
|
|
|
- struct nouveau_vma chan_vma;
|
|
|
- u32 align;
|
|
|
+static struct nouveau_oclass
|
|
|
+nv50_instobj_oclass = {
|
|
|
+ .ofuncs = &(struct nouveau_ofuncs) {
|
|
|
+ .ctor = nv50_instobj_ctor,
|
|
|
+ .dtor = nv50_instobj_dtor,
|
|
|
+ .init = _nouveau_instobj_init,
|
|
|
+ .fini = _nouveau_instobj_fini,
|
|
|
+ .rd32 = nv50_instobj_rd32,
|
|
|
+ .wr32 = nv50_instobj_wr32,
|
|
|
+ },
|
|
|
};
|
|
|
|
|
|
-int
|
|
|
-nv50_instmem_get(struct nouveau_gpuobj *gpuobj, struct nouveau_channel *chan,
|
|
|
- u32 size, u32 align)
|
|
|
-{
|
|
|
- struct drm_device *dev = gpuobj->dev;
|
|
|
- struct nv50_gpuobj_node *node = NULL;
|
|
|
- int ret;
|
|
|
-
|
|
|
- node = kzalloc(sizeof(*node), GFP_KERNEL);
|
|
|
- if (!node)
|
|
|
- return -ENOMEM;
|
|
|
- node->align = align;
|
|
|
-
|
|
|
- size = (size + 4095) & ~4095;
|
|
|
- align = max(align, (u32)4096);
|
|
|
-
|
|
|
- ret = nvfb_vram_get(dev, size, align, 0, 0x800, &node->vram);
|
|
|
- if (ret) {
|
|
|
- kfree(node);
|
|
|
- return ret;
|
|
|
- }
|
|
|
-
|
|
|
- gpuobj->vinst = node->vram->offset;
|
|
|
- gpuobj->size = size;
|
|
|
- gpuobj->node = node;
|
|
|
- return 0;
|
|
|
-}
|
|
|
-
|
|
|
-void
|
|
|
-nv50_instmem_put(struct nouveau_gpuobj *gpuobj)
|
|
|
+static int
|
|
|
+nv50_instmem_alloc(struct nouveau_instmem *imem, struct nouveau_object *parent,
|
|
|
+ u32 size, u32 align, struct nouveau_object **pobject)
|
|
|
{
|
|
|
- struct drm_device *dev = gpuobj->dev;
|
|
|
- struct nv50_gpuobj_node *node;
|
|
|
-
|
|
|
- node = gpuobj->node;
|
|
|
- gpuobj->node = NULL;
|
|
|
-
|
|
|
- if (node->chan_vma.node) {
|
|
|
- nouveau_vm_unmap(&node->chan_vma);
|
|
|
- nouveau_vm_put(&node->chan_vma);
|
|
|
- }
|
|
|
- nvfb_vram_put(dev, &node->vram);
|
|
|
- kfree(node);
|
|
|
+ struct nouveau_object *engine = nv_object(imem);
|
|
|
+ return nouveau_object_ctor(parent, engine, &nv50_instobj_oclass,
|
|
|
+ (void *)(unsigned long)align, size, pobject);
|
|
|
}
|
|
|
|
|
|
-int
|
|
|
-nv50_instmem_map(struct nouveau_gpuobj *gpuobj)
|
|
|
+static int
|
|
|
+nv50_instmem_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
|
|
|
+ struct nouveau_oclass *oclass, void *data, u32 size,
|
|
|
+ struct nouveau_object **pobject)
|
|
|
{
|
|
|
- struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
|
|
|
- struct nv50_gpuobj_node *node = gpuobj->node;
|
|
|
+ struct nv50_instmem_priv *priv;
|
|
|
int ret;
|
|
|
|
|
|
- ret = nouveau_vm_get(dev_priv->bar3_vm, gpuobj->size, 12,
|
|
|
- NV_MEM_ACCESS_RW, &node->vram->bar_vma);
|
|
|
+ ret = nouveau_instmem_create(parent, engine, oclass, &priv);
|
|
|
+ *pobject = nv_object(priv);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- nouveau_vm_map(&node->vram->bar_vma, node->vram);
|
|
|
- gpuobj->pinst = node->vram->bar_vma.offset;
|
|
|
+ spin_lock_init(&priv->lock);
|
|
|
+ priv->base.alloc = nv50_instmem_alloc;
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
-void
|
|
|
-nv50_instmem_unmap(struct nouveau_gpuobj *gpuobj)
|
|
|
+static int
|
|
|
+nv50_instmem_fini(struct nouveau_object *object, bool suspend)
|
|
|
{
|
|
|
- struct nv50_gpuobj_node *node = gpuobj->node;
|
|
|
-
|
|
|
- if (node->vram->bar_vma.node) {
|
|
|
- nouveau_vm_unmap(&node->vram->bar_vma);
|
|
|
- nouveau_vm_put(&node->vram->bar_vma);
|
|
|
- }
|
|
|
+ struct nv50_instmem_priv *priv = (void *)object;
|
|
|
+ priv->addr = ~0ULL;
|
|
|
+ return nouveau_instmem_fini(&priv->base, suspend);
|
|
|
}
|
|
|
|
|
|
-void
|
|
|
-nv50_instmem_flush(struct drm_device *dev)
|
|
|
-{
|
|
|
- struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
- unsigned long flags;
|
|
|
-
|
|
|
- spin_lock_irqsave(&dev_priv->vm_lock, flags);
|
|
|
- nv_wr32(dev, 0x00330c, 0x00000001);
|
|
|
- if (!nv_wait(dev, 0x00330c, 0x00000002, 0x00000000))
|
|
|
- NV_ERROR(dev, "PRAMIN flush timeout\n");
|
|
|
- spin_unlock_irqrestore(&dev_priv->vm_lock, flags);
|
|
|
-}
|
|
|
-
|
|
|
-void
|
|
|
-nv84_instmem_flush(struct drm_device *dev)
|
|
|
-{
|
|
|
- struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
- unsigned long flags;
|
|
|
-
|
|
|
- spin_lock_irqsave(&dev_priv->vm_lock, flags);
|
|
|
- nv_wr32(dev, 0x070000, 0x00000001);
|
|
|
- if (!nv_wait(dev, 0x070000, 0x00000002, 0x00000000))
|
|
|
- NV_ERROR(dev, "PRAMIN flush timeout\n");
|
|
|
- spin_unlock_irqrestore(&dev_priv->vm_lock, flags);
|
|
|
-}
|
|
|
+struct nouveau_oclass
|
|
|
+nv50_instmem_oclass = {
|
|
|
+ .handle = NV_SUBDEV(INSTMEM, 0x50),
|
|
|
+ .ofuncs = &(struct nouveau_ofuncs) {
|
|
|
+ .ctor = nv50_instmem_ctor,
|
|
|
+ .dtor = _nouveau_instmem_dtor,
|
|
|
+ .init = _nouveau_instmem_init,
|
|
|
+ .fini = nv50_instmem_fini,
|
|
|
+ },
|
|
|
+};
|