|
@@ -980,11 +980,29 @@ static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
|
|
|
pipe_name(pipe));
|
|
|
}
|
|
|
|
|
|
+static bool dp_pipe_enabled(struct drm_i915_private *dev_priv, enum pipe pipe,
|
|
|
+ int reg, u32 port_sel, u32 val)
|
|
|
+{
|
|
|
+ if ((val & DP_PORT_EN) == 0)
|
|
|
+ return false;
|
|
|
+
|
|
|
+ if (HAS_PCH_CPT(dev_priv->dev)) {
|
|
|
+ u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
|
|
|
+ u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
|
|
|
+ if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
|
|
|
+ return false;
|
|
|
+ } else {
|
|
|
+ if ((val & DP_PIPE_MASK) != (pipe << 30))
|
|
|
+ return false;
|
|
|
+ }
|
|
|
+ return true;
|
|
|
+}
|
|
|
+
|
|
|
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
|
|
|
- enum pipe pipe, int reg)
|
|
|
+ enum pipe pipe, int reg, u32 port_sel)
|
|
|
{
|
|
|
u32 val = I915_READ(reg);
|
|
|
- WARN(DP_PIPE_ENABLED(val, pipe),
|
|
|
+ WARN(dp_pipe_enabled(dev_priv, pipe, reg, port_sel, val),
|
|
|
"PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
|
|
|
reg, pipe_name(pipe));
|
|
|
}
|
|
@@ -1004,9 +1022,9 @@ static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
|
|
|
int reg;
|
|
|
u32 val;
|
|
|
|
|
|
- assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
|
|
|
- assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
|
|
|
- assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
|
|
|
+ assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
|
|
|
+ assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
|
|
|
+ assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
|
|
|
|
|
|
reg = PCH_ADPA;
|
|
|
val = I915_READ(reg);
|
|
@@ -1276,6 +1294,17 @@ static void intel_disable_pipe(struct drm_i915_private *dev_priv,
|
|
|
intel_wait_for_pipe_off(dev_priv->dev, pipe);
|
|
|
}
|
|
|
|
|
|
+/*
|
|
|
+ * Plane regs are double buffered, going from enabled->disabled needs a
|
|
|
+ * trigger in order to latch. The display address reg provides this.
|
|
|
+ */
|
|
|
+static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
|
|
|
+ enum plane plane)
|
|
|
+{
|
|
|
+ I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
|
|
|
+ I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
|
|
|
+}
|
|
|
+
|
|
|
/**
|
|
|
* intel_enable_plane - enable a display plane on a given pipe
|
|
|
* @dev_priv: i915 private structure
|
|
@@ -1299,20 +1328,10 @@ static void intel_enable_plane(struct drm_i915_private *dev_priv,
|
|
|
return;
|
|
|
|
|
|
I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
|
|
|
+ intel_flush_display_plane(dev_priv, plane);
|
|
|
intel_wait_for_vblank(dev_priv->dev, pipe);
|
|
|
}
|
|
|
|
|
|
-/*
|
|
|
- * Plane regs are double buffered, going from enabled->disabled needs a
|
|
|
- * trigger in order to latch. The display address reg provides this.
|
|
|
- */
|
|
|
-static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
|
|
|
- enum plane plane)
|
|
|
-{
|
|
|
- u32 reg = DSPADDR(plane);
|
|
|
- I915_WRITE(reg, I915_READ(reg));
|
|
|
-}
|
|
|
-
|
|
|
/**
|
|
|
* intel_disable_plane - disable a display plane
|
|
|
* @dev_priv: i915 private structure
|
|
@@ -1338,19 +1357,24 @@ static void intel_disable_plane(struct drm_i915_private *dev_priv,
|
|
|
}
|
|
|
|
|
|
static void disable_pch_dp(struct drm_i915_private *dev_priv,
|
|
|
- enum pipe pipe, int reg)
|
|
|
+ enum pipe pipe, int reg, u32 port_sel)
|
|
|
{
|
|
|
u32 val = I915_READ(reg);
|
|
|
- if (DP_PIPE_ENABLED(val, pipe))
|
|
|
+ if (dp_pipe_enabled(dev_priv, pipe, reg, port_sel, val)) {
|
|
|
+ DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
|
|
|
I915_WRITE(reg, val & ~DP_PORT_EN);
|
|
|
+ }
|
|
|
}
|
|
|
|
|
|
static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
|
|
|
enum pipe pipe, int reg)
|
|
|
{
|
|
|
u32 val = I915_READ(reg);
|
|
|
- if (HDMI_PIPE_ENABLED(val, pipe))
|
|
|
+ if (HDMI_PIPE_ENABLED(val, pipe)) {
|
|
|
+ DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
|
|
|
+ reg, pipe);
|
|
|
I915_WRITE(reg, val & ~PORT_ENABLE);
|
|
|
+ }
|
|
|
}
|
|
|
|
|
|
/* Disable any ports connected to this transcoder */
|
|
@@ -1362,9 +1386,9 @@ static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
|
|
|
val = I915_READ(PCH_PP_CONTROL);
|
|
|
I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
|
|
|
|
|
|
- disable_pch_dp(dev_priv, pipe, PCH_DP_B);
|
|
|
- disable_pch_dp(dev_priv, pipe, PCH_DP_C);
|
|
|
- disable_pch_dp(dev_priv, pipe, PCH_DP_D);
|
|
|
+ disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
|
|
|
+ disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
|
|
|
+ disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
|
|
|
|
|
|
reg = PCH_ADPA;
|
|
|
val = I915_READ(reg);
|
|
@@ -5523,6 +5547,8 @@ static int intel_crtc_mode_set(struct drm_crtc *crtc,
|
|
|
|
|
|
drm_vblank_post_modeset(dev, pipe);
|
|
|
|
|
|
+ intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
|
|
|
+
|
|
|
return ret;
|
|
|
}
|
|
|
|
|
@@ -7721,10 +7747,12 @@ static void gen6_init_clock_gating(struct drm_device *dev)
|
|
|
ILK_DPARB_CLK_GATE |
|
|
|
ILK_DPFD_CLK_GATE);
|
|
|
|
|
|
- for_each_pipe(pipe)
|
|
|
+ for_each_pipe(pipe) {
|
|
|
I915_WRITE(DSPCNTR(pipe),
|
|
|
I915_READ(DSPCNTR(pipe)) |
|
|
|
DISPPLANE_TRICKLE_FEED_DISABLE);
|
|
|
+ intel_flush_display_plane(dev_priv, pipe);
|
|
|
+ }
|
|
|
}
|
|
|
|
|
|
static void ivybridge_init_clock_gating(struct drm_device *dev)
|
|
@@ -7741,10 +7769,12 @@ static void ivybridge_init_clock_gating(struct drm_device *dev)
|
|
|
|
|
|
I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
|
|
|
|
|
|
- for_each_pipe(pipe)
|
|
|
+ for_each_pipe(pipe) {
|
|
|
I915_WRITE(DSPCNTR(pipe),
|
|
|
I915_READ(DSPCNTR(pipe)) |
|
|
|
DISPPLANE_TRICKLE_FEED_DISABLE);
|
|
|
+ intel_flush_display_plane(dev_priv, pipe);
|
|
|
+ }
|
|
|
}
|
|
|
|
|
|
static void g4x_init_clock_gating(struct drm_device *dev)
|
|
@@ -7827,6 +7857,7 @@ static void ibx_init_clock_gating(struct drm_device *dev)
|
|
|
static void cpt_init_clock_gating(struct drm_device *dev)
|
|
|
{
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
+ int pipe;
|
|
|
|
|
|
/*
|
|
|
* On Ibex Peak and Cougar Point, we need to disable clock
|
|
@@ -7836,6 +7867,9 @@ static void cpt_init_clock_gating(struct drm_device *dev)
|
|
|
I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
|
|
|
I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
|
|
|
DPLS_EDP_PPS_FIX_DIS);
|
|
|
+ /* Without this, mode sets may fail silently on FDI */
|
|
|
+ for_each_pipe(pipe)
|
|
|
+ I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
|
|
|
}
|
|
|
|
|
|
static void ironlake_teardown_rc6(struct drm_device *dev)
|