M53017EVB.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * Configuation settings for the Freescale MCF53017EVB.
  3. *
  4. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _M53017EVB_H
  29. #define _M53017EVB_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MCF5301x /* define processor family */
  35. #define CONFIG_M53015 /* define processor type */
  36. #define CONFIG_MCFUART
  37. #define CONFIG_SYS_UART_PORT (0)
  38. #define CONFIG_BAUDRATE 115200
  39. #define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  40. #undef CONFIG_WATCHDOG
  41. #define CONFIG_WATCHDOG_TIMEOUT 5000
  42. /* Command line configuration */
  43. #include <config_cmd_default.h>
  44. #define CONFIG_CMD_CACHE
  45. #define CONFIG_CMD_DATE
  46. #define CONFIG_CMD_ELF
  47. #define CONFIG_CMD_FLASH
  48. #undef CONFIG_CMD_I2C
  49. #define CONFIG_CMD_MEMORY
  50. #define CONFIG_CMD_MISC
  51. #define CONFIG_CMD_MII
  52. #define CONFIG_CMD_NET
  53. #define CONFIG_CMD_PING
  54. #define CONFIG_CMD_REGINFO
  55. #define CONFIG_SYS_UNIFY_CACHE
  56. #define CONFIG_MCFFEC
  57. #ifdef CONFIG_MCFFEC
  58. # define CONFIG_NET_MULTI 1
  59. # define CONFIG_MII 1
  60. # define CONFIG_MII_INIT 1
  61. # define CONFIG_SYS_DISCOVER_PHY
  62. # define CONFIG_SYS_RX_ETH_BUFFER 8
  63. # define CONFIG_SYS_TX_ETH_BUFFER 8
  64. # define CONFIG_SYS_FEC_BUF_USE_SRAM
  65. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  66. # define CONFIG_HAS_ETH1
  67. # define CONFIG_SYS_FEC0_PINMUX 0
  68. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  69. # define CONFIG_SYS_FEC1_PINMUX 0
  70. # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC1_IOBASE
  71. # define MCFFEC_TOUT_LOOP 50000
  72. # define CONFIG_BOOTARGS "root=/dev/mtdblock3 rw rootfstype=jffs2"
  73. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  74. # ifndef CONFIG_SYS_DISCOVER_PHY
  75. # define FECDUPLEX FULL
  76. # define FECSPEED _100BASET
  77. # else
  78. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  79. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  80. # endif
  81. # endif /* CONFIG_SYS_DISCOVER_PHY */
  82. #endif
  83. #define CONFIG_MCFRTC
  84. #undef RTC_DEBUG
  85. #define CONFIG_SYS_RTC_CNT (0x8000)
  86. #define CONFIG_SYS_RTC_SETUP (RTC_OCEN_OSCBYP | RTC_OCEN_CLKEN)
  87. /* Timer */
  88. #define CONFIG_MCFTMR
  89. #undef CONFIG_MCFPIT
  90. /* I2C */
  91. #define CONFIG_FSL_I2C
  92. #define CONFIG_HARD_I2C /* I2C with hw support */
  93. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  94. #define CONFIG_SYS_I2C_SPEED 80000
  95. #define CONFIG_SYS_I2C_SLAVE 0x7F
  96. #define CONFIG_SYS_I2C_OFFSET 0x58000
  97. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  98. #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  99. #define CONFIG_UDP_CHECKSUM
  100. #ifdef CONFIG_MCFFEC
  101. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  102. # define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61
  103. # define CONFIG_IPADDR 192.162.1.2
  104. # define CONFIG_NETMASK 255.255.255.0
  105. # define CONFIG_SERVERIP 192.162.1.1
  106. # define CONFIG_GATEWAYIP 192.162.1.1
  107. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  108. #endif /* FEC_ENET */
  109. #define CONFIG_HOSTNAME M53017
  110. #define CONFIG_EXTRA_ENV_SETTINGS \
  111. "netdev=eth0\0" \
  112. "loadaddr=40010000\0" \
  113. "u-boot=u-boot.bin\0" \
  114. "load=tftp ${loadaddr) ${u-boot}\0" \
  115. "upd=run load; run prog\0" \
  116. "prog=prot off 0 3ffff;" \
  117. "era 0 3ffff;" \
  118. "cp.b ${loadaddr} 0 ${filesize};" \
  119. "save\0" \
  120. ""
  121. #define CONFIG_PRAM 512 /* 512 KB */
  122. #define CONFIG_SYS_PROMPT "-> "
  123. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  124. #ifdef CONFIG_CMD_KGDB
  125. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  126. #else
  127. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  128. #endif
  129. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  130. #define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */
  131. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Arg Buf Sz */
  132. #define CONFIG_SYS_LOAD_ADDR 0x40010000
  133. #define CONFIG_SYS_HZ 1000
  134. #define CONFIG_SYS_CLK 80000000
  135. #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
  136. #define CONFIG_SYS_MBAR 0xFC000000
  137. /*
  138. * Low Level Configuration Settings
  139. * (address mappings, register initial values, etc.)
  140. * You should know what you are doing if you make changes here.
  141. */
  142. /*
  143. * Definitions for initial stack pointer and data area (in DPRAM)
  144. */
  145. #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
  146. #define CONFIG_SYS_INIT_RAM_END 0x20000 /* End of used area in internal SRAM */
  147. #define CONFIG_SYS_INIT_RAM_CTRL 0x221
  148. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  149. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) - 0x10)
  150. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  151. /*
  152. * Start addresses for the final memory configuration
  153. * (Set up by the startup code)
  154. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  155. */
  156. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  157. #define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
  158. #define CONFIG_SYS_SDRAM_CFG1 0x43711630
  159. #define CONFIG_SYS_SDRAM_CFG2 0x56670000
  160. #define CONFIG_SYS_SDRAM_CTRL 0xE1092000
  161. #define CONFIG_SYS_SDRAM_EMOD 0x80010000
  162. #define CONFIG_SYS_SDRAM_MODE 0x00CD0000
  163. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  164. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  165. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  166. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  167. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  168. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  169. /*
  170. * For booting Linux, the board info and command line data
  171. * have to be in the first 8 MB of memory, since this is
  172. * the maximum mapped by the Linux kernel during initialization ??
  173. */
  174. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  175. #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
  176. /*-----------------------------------------------------------------------
  177. * FLASH organization
  178. */
  179. #define CONFIG_SYS_FLASH_CFI
  180. #ifdef CONFIG_SYS_FLASH_CFI
  181. # define CONFIG_FLASH_CFI_DRIVER 1
  182. # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  183. # define CONFIG_FLASH_SPANSION_S29WS_N 1
  184. # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
  185. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  186. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  187. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  188. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  189. #endif
  190. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  191. /* Configuration for environment
  192. * Environment is embedded in u-boot in the second sector of the flash
  193. */
  194. #define CONFIG_ENV_OFFSET 0x8000
  195. #define CONFIG_ENV_SIZE 0x1000
  196. #define CONFIG_ENV_SECT_SIZE 0x8000
  197. #define CONFIG_ENV_IS_IN_FLASH 1
  198. /*-----------------------------------------------------------------------
  199. * Cache Configuration
  200. */
  201. #define CONFIG_SYS_CACHELINE_SIZE 16
  202. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  203. CONFIG_SYS_INIT_RAM_END - 8)
  204. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  205. CONFIG_SYS_INIT_RAM_END - 4)
  206. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
  207. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  208. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  209. CF_ACR_EN | CF_ACR_SM_ALL)
  210. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
  211. CF_CACR_DCM_P)
  212. /*-----------------------------------------------------------------------
  213. * Chipselect bank definitions
  214. */
  215. /*
  216. * CS0 - NOR Flash
  217. * CS1 - Ext SRAM
  218. * CS2 - Available
  219. * CS3 - Available
  220. * CS4 - Available
  221. * CS5 - Available
  222. */
  223. #define CONFIG_SYS_CS0_BASE 0
  224. #define CONFIG_SYS_CS0_MASK 0x00FF0001
  225. #define CONFIG_SYS_CS0_CTRL 0x00001FA0
  226. #define CONFIG_SYS_CS1_BASE 0xC0000000
  227. #define CONFIG_SYS_CS1_MASK 0x00070001
  228. #define CONFIG_SYS_CS1_CTRL 0x00001FA0
  229. #endif /* _M53017EVB_H */