cpu_init.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747
  1. /*
  2. * (C) Copyright 2003
  3. * Josef Baumgartner <josef.baumgartner@telex.de>
  4. *
  5. * MCF5282 additionals
  6. * (C) Copyright 2005
  7. * BuS Elektronik GmbH & Co. KG <esw@bus-elektronik.de>
  8. * (c) Copyright 2010
  9. * Arcturus Networks Inc. <www.arcturusnetworks.com>
  10. *
  11. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  12. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  13. * Hayden Fraser (Hayden.Fraser@freescale.com)
  14. *
  15. * MCF5275 additions
  16. * Copyright (C) 2008 Arthur Shipkowski (art@videon-central.com)
  17. *
  18. * See file CREDITS for list of people who contributed to this
  19. * project.
  20. *
  21. * This program is free software; you can redistribute it and/or
  22. * modify it under the terms of the GNU General Public License as
  23. * published by the Free Software Foundation; either version 2 of
  24. * the License, or (at your option) any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program; if not, write to the Free Software
  33. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  34. * MA 02111-1307 USA
  35. */
  36. #include <common.h>
  37. #include <watchdog.h>
  38. #include <asm/immap.h>
  39. #if defined(CONFIG_CMD_NET)
  40. #include <config.h>
  41. #include <net.h>
  42. #include <asm/fec.h>
  43. #endif
  44. #ifndef CONFIG_M5272
  45. /* Only 5272 Flexbus chipselect is different from the rest */
  46. void init_fbcs(void)
  47. {
  48. volatile fbcs_t *fbcs = (fbcs_t *) (MMAP_FBCS);
  49. #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) \
  50. && defined(CONFIG_SYS_CS0_CTRL))
  51. fbcs->csar0 = CONFIG_SYS_CS0_BASE;
  52. fbcs->cscr0 = CONFIG_SYS_CS0_CTRL;
  53. fbcs->csmr0 = CONFIG_SYS_CS0_MASK;
  54. #else
  55. #warning "Chip Select 0 are not initialized/used"
  56. #endif
  57. #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) \
  58. && defined(CONFIG_SYS_CS1_CTRL))
  59. fbcs->csar1 = CONFIG_SYS_CS1_BASE;
  60. fbcs->cscr1 = CONFIG_SYS_CS1_CTRL;
  61. fbcs->csmr1 = CONFIG_SYS_CS1_MASK;
  62. #endif
  63. #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) \
  64. && defined(CONFIG_SYS_CS2_CTRL))
  65. fbcs->csar2 = CONFIG_SYS_CS2_BASE;
  66. fbcs->cscr2 = CONFIG_SYS_CS2_CTRL;
  67. fbcs->csmr2 = CONFIG_SYS_CS2_MASK;
  68. #endif
  69. #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) \
  70. && defined(CONFIG_SYS_CS3_CTRL))
  71. fbcs->csar3 = CONFIG_SYS_CS3_BASE;
  72. fbcs->cscr3 = CONFIG_SYS_CS3_CTRL;
  73. fbcs->csmr3 = CONFIG_SYS_CS3_MASK;
  74. #endif
  75. #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) \
  76. && defined(CONFIG_SYS_CS4_CTRL))
  77. fbcs->csar4 = CONFIG_SYS_CS4_BASE;
  78. fbcs->cscr4 = CONFIG_SYS_CS4_CTRL;
  79. fbcs->csmr4 = CONFIG_SYS_CS4_MASK;
  80. #endif
  81. #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) \
  82. && defined(CONFIG_SYS_CS5_CTRL))
  83. fbcs->csar5 = CONFIG_SYS_CS5_BASE;
  84. fbcs->cscr5 = CONFIG_SYS_CS5_CTRL;
  85. fbcs->csmr5 = CONFIG_SYS_CS5_MASK;
  86. #endif
  87. #if (defined(CONFIG_SYS_CS6_BASE) && defined(CONFIG_SYS_CS6_MASK) \
  88. && defined(CONFIG_SYS_CS6_CTRL))
  89. fbcs->csar6 = CONFIG_SYS_CS6_BASE;
  90. fbcs->cscr6 = CONFIG_SYS_CS6_CTRL;
  91. fbcs->csmr6 = CONFIG_SYS_CS6_MASK;
  92. #endif
  93. #if (defined(CONFIG_SYS_CS7_BASE) && defined(CONFIG_SYS_CS7_MASK) \
  94. && defined(CONFIG_SYS_CS7_CTRL))
  95. fbcs->csar7 = CONFIG_SYS_CS7_BASE;
  96. fbcs->cscr7 = CONFIG_SYS_CS7_CTRL;
  97. fbcs->csmr7 = CONFIG_SYS_CS7_MASK;
  98. #endif
  99. }
  100. #endif
  101. #if defined(CONFIG_M5208)
  102. void cpu_init_f(void)
  103. {
  104. volatile scm1_t *scm1 = (scm1_t *) MMAP_SCM1;
  105. #ifndef CONFIG_WATCHDOG
  106. volatile wdog_t *wdg = (wdog_t *) MMAP_WDOG;
  107. /* Disable the watchdog if we aren't using it */
  108. wdg->cr = 0;
  109. #endif
  110. scm1->mpr = 0x77777777;
  111. scm1->pacra = 0;
  112. scm1->pacrb = 0;
  113. scm1->pacrc = 0;
  114. scm1->pacrd = 0;
  115. scm1->pacre = 0;
  116. scm1->pacrf = 0;
  117. /* FlexBus Chipselect */
  118. init_fbcs();
  119. icache_enable();
  120. }
  121. /* initialize higher level parts of CPU like timers */
  122. int cpu_init_r(void)
  123. {
  124. return (0);
  125. }
  126. void uart_port_conf(int port)
  127. {
  128. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  129. /* Setup Ports: */
  130. switch (port) {
  131. case 0:
  132. gpio->par_uart &= GPIO_PAR_UART0_UNMASK;
  133. gpio->par_uart |= (GPIO_PAR_UART_U0TXD | GPIO_PAR_UART_U0RXD);
  134. break;
  135. case 1:
  136. gpio->par_uart &= GPIO_PAR_UART0_UNMASK;
  137. gpio->par_uart |= (GPIO_PAR_UART_U1TXD | GPIO_PAR_UART_U1RXD);
  138. break;
  139. case 2:
  140. #ifdef CONFIG_SYS_UART2_PRI_GPIO
  141. gpio->par_timer &=
  142. (GPIO_PAR_TMR_TIN0_UNMASK | GPIO_PAR_TMR_TIN1_UNMASK);
  143. gpio->par_timer |=
  144. (GPIO_PAR_TMR_TIN0_U2TXD | GPIO_PAR_TMR_TIN1_U2RXD);
  145. #endif
  146. #ifdef CONFIG_SYS_UART2_ALT1_GPIO
  147. gpio->par_feci2c &=
  148. (GPIO_PAR_FECI2C_MDC_UNMASK | GPIO_PAR_FECI2C_MDIO_UNMASK);
  149. gpio->par_feci2c |=
  150. (GPIO_PAR_FECI2C_MDC_U2TXD | GPIO_PAR_FECI2C_MDIO_U2RXD);
  151. #endif
  152. #ifdef CONFIG_SYS_UART2_ALT1_GPIO
  153. gpio->par_feci2c &=
  154. (GPIO_PAR_FECI2C_SDA_UNMASK | GPIO_PAR_FECI2C_SCL_UNMASK);
  155. gpio->par_feci2c |=
  156. (GPIO_PAR_FECI2C_SDA_U2TXD | GPIO_PAR_FECI2C_SCL_U2RXD);
  157. #endif
  158. break;
  159. }
  160. }
  161. #if defined(CONFIG_CMD_NET)
  162. int fecpin_setclear(struct eth_device *dev, int setclear)
  163. {
  164. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  165. if (setclear) {
  166. gpio->par_fec |=
  167. GPIO_PAR_FEC_7W_FEC | GPIO_PAR_FEC_MII_FEC;
  168. gpio->par_feci2c |=
  169. GPIO_PAR_FECI2C_MDC_MDC | GPIO_PAR_FECI2C_MDIO_MDIO;
  170. } else {
  171. gpio->par_fec &=
  172. (GPIO_PAR_FEC_7W_UNMASK & GPIO_PAR_FEC_MII_UNMASK);
  173. gpio->par_feci2c &= GPIO_PAR_FECI2C_RMII_UNMASK;
  174. }
  175. return 0;
  176. }
  177. #endif /* CONFIG_CMD_NET */
  178. #endif /* CONFIG_M5208 */
  179. #if defined(CONFIG_M5253)
  180. /*
  181. * Breath some life into the CPU...
  182. *
  183. * Set up the memory map,
  184. * initialize a bunch of registers,
  185. * initialize the UPM's
  186. */
  187. void cpu_init_f(void)
  188. {
  189. mbar_writeByte(MCFSIM_MPARK, 0x40); /* 5249 Internal Core takes priority over DMA */
  190. mbar_writeByte(MCFSIM_SYPCR, 0x00);
  191. mbar_writeByte(MCFSIM_SWIVR, 0x0f);
  192. mbar_writeByte(MCFSIM_SWSR, 0x00);
  193. mbar_writeByte(MCFSIM_SWDICR, 0x00);
  194. mbar_writeByte(MCFSIM_TIMER1ICR, 0x00);
  195. mbar_writeByte(MCFSIM_TIMER2ICR, 0x88);
  196. mbar_writeByte(MCFSIM_I2CICR, 0x00);
  197. mbar_writeByte(MCFSIM_UART1ICR, 0x00);
  198. mbar_writeByte(MCFSIM_UART2ICR, 0x00);
  199. mbar_writeByte(MCFSIM_ICR6, 0x00);
  200. mbar_writeByte(MCFSIM_ICR7, 0x00);
  201. mbar_writeByte(MCFSIM_ICR8, 0x00);
  202. mbar_writeByte(MCFSIM_ICR9, 0x00);
  203. mbar_writeByte(MCFSIM_QSPIICR, 0x00);
  204. mbar2_writeLong(MCFSIM_GPIO_INT_EN, 0x00000080);
  205. mbar2_writeByte(MCFSIM_INTBASE, 0x40); /* Base interrupts at 64 */
  206. mbar2_writeByte(MCFSIM_SPURVEC, 0x00);
  207. /*mbar2_writeLong(MCFSIM_IDECONFIG1, 0x00000020); */ /* Enable a 1 cycle pre-drive cycle on CS1 */
  208. /* FlexBus Chipselect */
  209. init_fbcs();
  210. #ifdef CONFIG_FSL_I2C
  211. CONFIG_SYS_I2C_PINMUX_REG =
  212. CONFIG_SYS_I2C_PINMUX_REG & CONFIG_SYS_I2C_PINMUX_CLR;
  213. CONFIG_SYS_I2C_PINMUX_REG |= CONFIG_SYS_I2C_PINMUX_SET;
  214. #ifdef CONFIG_SYS_I2C2_OFFSET
  215. CONFIG_SYS_I2C2_PINMUX_REG &= CONFIG_SYS_I2C2_PINMUX_CLR;
  216. CONFIG_SYS_I2C2_PINMUX_REG |= CONFIG_SYS_I2C2_PINMUX_SET;
  217. #endif
  218. #endif
  219. /* enable instruction cache now */
  220. icache_enable();
  221. }
  222. /*initialize higher level parts of CPU like timers */
  223. int cpu_init_r(void)
  224. {
  225. return (0);
  226. }
  227. void uart_port_conf(int port)
  228. {
  229. volatile u32 *par = (u32 *) MMAP_PAR;
  230. /* Setup Ports: */
  231. switch (port) {
  232. case 1:
  233. *par &= 0xFFE7FFFF;
  234. *par |= 0x00180000;
  235. break;
  236. case 2:
  237. *par &= 0xFFFFFFFC;
  238. *par &= 0x00000003;
  239. break;
  240. }
  241. }
  242. #endif /* #if defined(CONFIG_M5253) */
  243. #if defined(CONFIG_M5271)
  244. void cpu_init_f(void)
  245. {
  246. #ifndef CONFIG_WATCHDOG
  247. /* Disable the watchdog if we aren't using it */
  248. mbar_writeShort(MCF_WTM_WCR, 0);
  249. #endif
  250. /* FlexBus Chipselect */
  251. init_fbcs();
  252. #ifdef CONFIG_SYS_MCF_SYNCR
  253. /* Set clockspeed according to board header file */
  254. mbar_writeLong(MCF_FMPLL_SYNCR, CONFIG_SYS_MCF_SYNCR);
  255. #else
  256. /* Set clockspeed to 100MHz */
  257. mbar_writeLong(MCF_FMPLL_SYNCR,
  258. MCF_FMPLL_SYNCR_MFD(0) | MCF_FMPLL_SYNCR_RFD(0));
  259. #endif
  260. while (!mbar_readByte(MCF_FMPLL_SYNSR) & MCF_FMPLL_SYNSR_LOCK) ;
  261. }
  262. /*
  263. * initialize higher level parts of CPU like timers
  264. */
  265. int cpu_init_r(void)
  266. {
  267. return (0);
  268. }
  269. void uart_port_conf(int port)
  270. {
  271. u16 temp;
  272. /* Setup Ports: */
  273. switch (port) {
  274. case 0:
  275. temp = mbar_readShort(MCF_GPIO_PAR_UART) & 0xFFF3;
  276. temp |= (MCF_GPIO_PAR_UART_U0TXD | MCF_GPIO_PAR_UART_U0RXD);
  277. mbar_writeShort(MCF_GPIO_PAR_UART, temp);
  278. break;
  279. case 1:
  280. temp = mbar_readShort(MCF_GPIO_PAR_UART) & 0xF0FF;
  281. temp |= (MCF_GPIO_PAR_UART_U1RXD_UART1 | MCF_GPIO_PAR_UART_U1TXD_UART1);
  282. mbar_writeShort(MCF_GPIO_PAR_UART, temp);
  283. break;
  284. case 2:
  285. temp = mbar_readShort(MCF_GPIO_PAR_UART) & 0xCFFF;
  286. temp |= (0x3000);
  287. mbar_writeShort(MCF_GPIO_PAR_UART, temp);
  288. break;
  289. }
  290. }
  291. #if defined(CONFIG_CMD_NET)
  292. int fecpin_setclear(struct eth_device *dev, int setclear)
  293. {
  294. if (setclear) {
  295. /* Enable Ethernet pins */
  296. mbar_writeByte(MCF_GPIO_PAR_FECI2C,
  297. (mbar_readByte(MCF_GPIO_PAR_FECI2C) | 0xF0));
  298. } else {
  299. }
  300. return 0;
  301. }
  302. #endif /* CONFIG_CMD_NET */
  303. #endif
  304. #if defined(CONFIG_M5272)
  305. /*
  306. * Breath some life into the CPU...
  307. *
  308. * Set up the memory map,
  309. * initialize a bunch of registers,
  310. * initialize the UPM's
  311. */
  312. void cpu_init_f(void)
  313. {
  314. /* if we come from RAM we assume the CPU is
  315. * already initialized.
  316. */
  317. #ifndef CONFIG_MONITOR_IS_IN_RAM
  318. volatile sysctrl_t *sysctrl = (sysctrl_t *) (CONFIG_SYS_MBAR);
  319. volatile gpio_t *gpio = (gpio_t *) (MMAP_GPIO);
  320. volatile csctrl_t *csctrl = (csctrl_t *) (MMAP_FBCS);
  321. sysctrl->sc_scr = CONFIG_SYS_SCR;
  322. sysctrl->sc_spr = CONFIG_SYS_SPR;
  323. /* Setup Ports: */
  324. gpio->gpio_pacnt = CONFIG_SYS_PACNT;
  325. gpio->gpio_paddr = CONFIG_SYS_PADDR;
  326. gpio->gpio_padat = CONFIG_SYS_PADAT;
  327. gpio->gpio_pbcnt = CONFIG_SYS_PBCNT;
  328. gpio->gpio_pbddr = CONFIG_SYS_PBDDR;
  329. gpio->gpio_pbdat = CONFIG_SYS_PBDAT;
  330. gpio->gpio_pdcnt = CONFIG_SYS_PDCNT;
  331. /* Memory Controller: */
  332. csctrl->cs_br0 = CONFIG_SYS_BR0_PRELIM;
  333. csctrl->cs_or0 = CONFIG_SYS_OR0_PRELIM;
  334. #if (defined(CONFIG_SYS_OR1_PRELIM) && defined(CONFIG_SYS_BR1_PRELIM))
  335. csctrl->cs_br1 = CONFIG_SYS_BR1_PRELIM;
  336. csctrl->cs_or1 = CONFIG_SYS_OR1_PRELIM;
  337. #endif
  338. #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
  339. csctrl->cs_br2 = CONFIG_SYS_BR2_PRELIM;
  340. csctrl->cs_or2 = CONFIG_SYS_OR2_PRELIM;
  341. #endif
  342. #if defined(CONFIG_SYS_OR3_PRELIM) && defined(CONFIG_SYS_BR3_PRELIM)
  343. csctrl->cs_br3 = CONFIG_SYS_BR3_PRELIM;
  344. csctrl->cs_or3 = CONFIG_SYS_OR3_PRELIM;
  345. #endif
  346. #if defined(CONFIG_SYS_OR4_PRELIM) && defined(CONFIG_SYS_BR4_PRELIM)
  347. csctrl->cs_br4 = CONFIG_SYS_BR4_PRELIM;
  348. csctrl->cs_or4 = CONFIG_SYS_OR4_PRELIM;
  349. #endif
  350. #if defined(CONFIG_SYS_OR5_PRELIM) && defined(CONFIG_SYS_BR5_PRELIM)
  351. csctrl->cs_br5 = CONFIG_SYS_BR5_PRELIM;
  352. csctrl->cs_or5 = CONFIG_SYS_OR5_PRELIM;
  353. #endif
  354. #if defined(CONFIG_SYS_OR6_PRELIM) && defined(CONFIG_SYS_BR6_PRELIM)
  355. csctrl->cs_br6 = CONFIG_SYS_BR6_PRELIM;
  356. csctrl->cs_or6 = CONFIG_SYS_OR6_PRELIM;
  357. #endif
  358. #if defined(CONFIG_SYS_OR7_PRELIM) && defined(CONFIG_SYS_BR7_PRELIM)
  359. csctrl->cs_br7 = CONFIG_SYS_BR7_PRELIM;
  360. csctrl->cs_or7 = CONFIG_SYS_OR7_PRELIM;
  361. #endif
  362. #endif /* #ifndef CONFIG_MONITOR_IS_IN_RAM */
  363. /* enable instruction cache now */
  364. icache_enable();
  365. }
  366. /*
  367. * initialize higher level parts of CPU like timers
  368. */
  369. int cpu_init_r(void)
  370. {
  371. return (0);
  372. }
  373. void uart_port_conf(int port)
  374. {
  375. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  376. /* Setup Ports: */
  377. switch (port) {
  378. case 0:
  379. gpio->gpio_pbcnt &= ~(GPIO_PBCNT_PB0MSK | GPIO_PBCNT_PB1MSK);
  380. gpio->gpio_pbcnt |= (GPIO_PBCNT_URT0_TXD | GPIO_PBCNT_URT0_RXD);
  381. break;
  382. case 1:
  383. gpio->gpio_pdcnt &= ~(GPIO_PDCNT_PD1MSK | GPIO_PDCNT_PD4MSK);
  384. gpio->gpio_pdcnt |= (GPIO_PDCNT_URT1_RXD | GPIO_PDCNT_URT1_TXD);
  385. break;
  386. }
  387. }
  388. #if defined(CONFIG_CMD_NET)
  389. int fecpin_setclear(struct eth_device *dev, int setclear)
  390. {
  391. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  392. if (setclear) {
  393. gpio->gpio_pbcnt |= GPIO_PBCNT_E_MDC | GPIO_PBCNT_E_RXER |
  394. GPIO_PBCNT_E_RXD1 | GPIO_PBCNT_E_RXD2 |
  395. GPIO_PBCNT_E_RXD3 | GPIO_PBCNT_E_TXD1 |
  396. GPIO_PBCNT_E_TXD2 | GPIO_PBCNT_E_TXD3;
  397. } else {
  398. }
  399. return 0;
  400. }
  401. #endif /* CONFIG_CMD_NET */
  402. #endif /* #if defined(CONFIG_M5272) */
  403. #if defined(CONFIG_M5275)
  404. /*
  405. * Breathe some life into the CPU...
  406. *
  407. * Set up the memory map,
  408. * initialize a bunch of registers,
  409. * initialize the UPM's
  410. */
  411. void cpu_init_f(void)
  412. {
  413. /*
  414. * if we come from RAM we assume the CPU is
  415. * already initialized.
  416. */
  417. #ifndef CONFIG_MONITOR_IS_IN_RAM
  418. volatile wdog_t *wdog_reg = (wdog_t *) (MMAP_WDOG);
  419. volatile gpio_t *gpio_reg = (gpio_t *) (MMAP_GPIO);
  420. /* Kill watchdog so we can initialize the PLL */
  421. wdog_reg->wcr = 0;
  422. /* FlexBus Chipselect */
  423. init_fbcs();
  424. #endif /* #ifndef CONFIG_MONITOR_IS_IN_RAM */
  425. #ifdef CONFIG_FSL_I2C
  426. CONFIG_SYS_I2C_PINMUX_REG &= CONFIG_SYS_I2C_PINMUX_CLR;
  427. CONFIG_SYS_I2C_PINMUX_REG |= CONFIG_SYS_I2C_PINMUX_SET;
  428. #endif
  429. /* enable instruction cache now */
  430. icache_enable();
  431. }
  432. /*
  433. * initialize higher level parts of CPU like timers
  434. */
  435. int cpu_init_r(void)
  436. {
  437. return (0);
  438. }
  439. void uart_port_conf(int port)
  440. {
  441. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  442. /* Setup Ports: */
  443. switch (port) {
  444. case 0:
  445. gpio->par_uart &= ~UART0_ENABLE_MASK;
  446. gpio->par_uart |= UART0_ENABLE_MASK;
  447. break;
  448. case 1:
  449. gpio->par_uart &= ~UART1_ENABLE_MASK;
  450. gpio->par_uart |= UART1_ENABLE_MASK;
  451. break;
  452. case 2:
  453. gpio->par_uart &= ~UART2_ENABLE_MASK;
  454. gpio->par_uart |= UART2_ENABLE_MASK;
  455. break;
  456. }
  457. }
  458. #if defined(CONFIG_CMD_NET)
  459. int fecpin_setclear(struct eth_device *dev, int setclear)
  460. {
  461. struct fec_info_s *info = (struct fec_info_s *) dev->priv;
  462. volatile gpio_t *gpio = (gpio_t *)MMAP_GPIO;
  463. if (setclear) {
  464. /* Enable Ethernet pins */
  465. if (info->iobase == CONFIG_SYS_FEC0_IOBASE) {
  466. gpio->par_feci2c |= 0x0F00;
  467. gpio->par_fec0hl |= 0xC0;
  468. } else {
  469. gpio->par_feci2c |= 0x00A0;
  470. gpio->par_fec1hl |= 0xC0;
  471. }
  472. } else {
  473. if (info->iobase == CONFIG_SYS_FEC0_IOBASE) {
  474. gpio->par_feci2c &= ~0x0F00;
  475. gpio->par_fec0hl &= ~0xC0;
  476. } else {
  477. gpio->par_feci2c &= ~0x00A0;
  478. gpio->par_fec1hl &= ~0xC0;
  479. }
  480. }
  481. return 0;
  482. }
  483. #endif /* CONFIG_CMD_NET */
  484. #endif /* #if defined(CONFIG_M5275) */
  485. #if defined(CONFIG_M5282)
  486. /*
  487. * Breath some life into the CPU...
  488. *
  489. * Set up the memory map,
  490. * initialize a bunch of registers,
  491. * initialize the UPM's
  492. */
  493. void cpu_init_f(void)
  494. {
  495. #ifndef CONFIG_WATCHDOG
  496. /* disable watchdog if we aren't using it */
  497. MCFWTM_WCR = 0;
  498. #endif
  499. #ifndef CONFIG_MONITOR_IS_IN_RAM
  500. /* Set speed /PLL */
  501. MCFCLOCK_SYNCR =
  502. MCFCLOCK_SYNCR_MFD(CONFIG_SYS_MFD) |
  503. MCFCLOCK_SYNCR_RFD(CONFIG_SYS_RFD);
  504. while (!(MCFCLOCK_SYNSR & MCFCLOCK_SYNSR_LOCK)) ;
  505. MCFGPIO_PBCDPAR = 0xc0;
  506. /* Set up the GPIO ports */
  507. #ifdef CONFIG_SYS_PEPAR
  508. MCFGPIO_PEPAR = CONFIG_SYS_PEPAR;
  509. #endif
  510. #ifdef CONFIG_SYS_PFPAR
  511. MCFGPIO_PFPAR = CONFIG_SYS_PFPAR;
  512. #endif
  513. #ifdef CONFIG_SYS_PJPAR
  514. MCFGPIO_PJPAR = CONFIG_SYS_PJPAR;
  515. #endif
  516. #ifdef CONFIG_SYS_PSDPAR
  517. MCFGPIO_PSDPAR = CONFIG_SYS_PSDPAR;
  518. #endif
  519. #ifdef CONFIG_SYS_PASPAR
  520. MCFGPIO_PASPAR = CONFIG_SYS_PASPAR;
  521. #endif
  522. #ifdef CONFIG_SYS_PEHLPAR
  523. MCFGPIO_PEHLPAR = CONFIG_SYS_PEHLPAR;
  524. #endif
  525. #ifdef CONFIG_SYS_PQSPAR
  526. MCFGPIO_PQSPAR = CONFIG_SYS_PQSPAR;
  527. #endif
  528. #ifdef CONFIG_SYS_PTCPAR
  529. MCFGPIO_PTCPAR = CONFIG_SYS_PTCPAR;
  530. #endif
  531. #if defined(CONFIG_SYS_PORTTC)
  532. MCFGPIO_PORTTC = CONFIG_SYS_PORTTC;
  533. #endif
  534. #if defined(CONFIG_SYS_DDRTC)
  535. MCFGPIO_DDRTC = CONFIG_SYS_DDRTC;
  536. #endif
  537. #ifdef CONFIG_SYS_PTDPAR
  538. MCFGPIO_PTDPAR = CONFIG_SYS_PTDPAR;
  539. #endif
  540. #ifdef CONFIG_SYS_PUAPAR
  541. MCFGPIO_PUAPAR = CONFIG_SYS_PUAPAR;
  542. #endif
  543. #if defined(CONFIG_SYS_DDRD)
  544. MCFGPIO_DDRD = CONFIG_SYS_DDRD;
  545. #endif
  546. #ifdef CONFIG_SYS_DDRUA
  547. MCFGPIO_DDRUA = CONFIG_SYS_DDRUA;
  548. #endif
  549. /* FlexBus Chipselect */
  550. init_fbcs();
  551. #endif /* CONFIG_MONITOR_IS_IN_RAM */
  552. /* defer enabling cache until boot (see do_go) */
  553. /* icache_enable(); */
  554. }
  555. /*
  556. * initialize higher level parts of CPU like timers
  557. */
  558. int cpu_init_r(void)
  559. {
  560. return (0);
  561. }
  562. void uart_port_conf(int port)
  563. {
  564. /* Setup Ports: */
  565. switch (port) {
  566. case 0:
  567. MCFGPIO_PUAPAR &= 0xFc;
  568. MCFGPIO_PUAPAR |= 0x03;
  569. break;
  570. case 1:
  571. MCFGPIO_PUAPAR &= 0xF3;
  572. MCFGPIO_PUAPAR |= 0x0C;
  573. break;
  574. case 2:
  575. MCFGPIO_PASPAR &= 0xFF0F;
  576. MCFGPIO_PASPAR |= 0x00A0;
  577. break;
  578. }
  579. }
  580. #if defined(CONFIG_CMD_NET)
  581. int fecpin_setclear(struct eth_device *dev, int setclear)
  582. {
  583. if (setclear) {
  584. MCFGPIO_PASPAR |= 0x0F00;
  585. MCFGPIO_PEHLPAR = CONFIG_SYS_PEHLPAR;
  586. } else {
  587. MCFGPIO_PASPAR &= 0xF0FF;
  588. MCFGPIO_PEHLPAR &= ~CONFIG_SYS_PEHLPAR;
  589. }
  590. return 0;
  591. }
  592. #endif /* CONFIG_CMD_NET */
  593. #endif
  594. #if defined(CONFIG_M5249)
  595. /*
  596. * Breath some life into the CPU...
  597. *
  598. * Set up the memory map,
  599. * initialize a bunch of registers,
  600. * initialize the UPM's
  601. */
  602. void cpu_init_f(void)
  603. {
  604. /*
  605. * NOTE: by setting the GPIO_FUNCTION registers, we ensure that the UART pins
  606. * (UART0: gpio 30,27, UART1: gpio 31, 28) will be used as UART pins
  607. * which is their primary function.
  608. * ~Jeremy
  609. */
  610. mbar2_writeLong(MCFSIM_GPIO_FUNC, CONFIG_SYS_GPIO_FUNC);
  611. mbar2_writeLong(MCFSIM_GPIO1_FUNC, CONFIG_SYS_GPIO1_FUNC);
  612. mbar2_writeLong(MCFSIM_GPIO_EN, CONFIG_SYS_GPIO_EN);
  613. mbar2_writeLong(MCFSIM_GPIO1_EN, CONFIG_SYS_GPIO1_EN);
  614. mbar2_writeLong(MCFSIM_GPIO_OUT, CONFIG_SYS_GPIO_OUT);
  615. mbar2_writeLong(MCFSIM_GPIO1_OUT, CONFIG_SYS_GPIO1_OUT);
  616. /*
  617. * dBug Compliance:
  618. * You can verify these values by using dBug's 'ird'
  619. * (Internal Register Display) command
  620. * ~Jeremy
  621. *
  622. */
  623. mbar_writeByte(MCFSIM_MPARK, 0x30); /* 5249 Internal Core takes priority over DMA */
  624. mbar_writeByte(MCFSIM_SYPCR, 0x00);
  625. mbar_writeByte(MCFSIM_SWIVR, 0x0f);
  626. mbar_writeByte(MCFSIM_SWSR, 0x00);
  627. mbar_writeLong(MCFSIM_IMR, 0xfffffbff);
  628. mbar_writeByte(MCFSIM_SWDICR, 0x00);
  629. mbar_writeByte(MCFSIM_TIMER1ICR, 0x00);
  630. mbar_writeByte(MCFSIM_TIMER2ICR, 0x88);
  631. mbar_writeByte(MCFSIM_I2CICR, 0x00);
  632. mbar_writeByte(MCFSIM_UART1ICR, 0x00);
  633. mbar_writeByte(MCFSIM_UART2ICR, 0x00);
  634. mbar_writeByte(MCFSIM_ICR6, 0x00);
  635. mbar_writeByte(MCFSIM_ICR7, 0x00);
  636. mbar_writeByte(MCFSIM_ICR8, 0x00);
  637. mbar_writeByte(MCFSIM_ICR9, 0x00);
  638. mbar_writeByte(MCFSIM_QSPIICR, 0x00);
  639. mbar2_writeLong(MCFSIM_GPIO_INT_EN, 0x00000080);
  640. mbar2_writeByte(MCFSIM_INTBASE, 0x40); /* Base interrupts at 64 */
  641. mbar2_writeByte(MCFSIM_SPURVEC, 0x00);
  642. mbar2_writeLong(MCFSIM_IDECONFIG1, 0x00000020); /* Enable a 1 cycle pre-drive cycle on CS1 */
  643. /* Setup interrupt priorities for gpio7 */
  644. /* mbar2_writeLong(MCFSIM_INTLEV5, 0x70000000); */
  645. /* IDE Config registers */
  646. mbar2_writeLong(MCFSIM_IDECONFIG1, 0x00000020);
  647. mbar2_writeLong(MCFSIM_IDECONFIG2, 0x00000000);
  648. /* FlexBus Chipselect */
  649. init_fbcs();
  650. /* enable instruction cache now */
  651. icache_enable();
  652. }
  653. /*
  654. * initialize higher level parts of CPU like timers
  655. */
  656. int cpu_init_r(void)
  657. {
  658. return (0);
  659. }
  660. void uart_port_conf(int port)
  661. {
  662. }
  663. #endif /* #if defined(CONFIG_M5249) */