ddr.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130
  1. /*
  2. * DDR Configuration for AM33xx devices.
  3. *
  4. * Copyright (C) 2011 Texas Instruments Incorporated -
  5. http://www.ti.com/
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed .as is. WITHOUT ANY WARRANTY of any
  13. * kind, whether express or implied; without even the implied warranty
  14. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <asm/arch/cpu.h>
  18. #include <asm/arch/ddr_defs.h>
  19. #include <asm/io.h>
  20. #include <asm/emif.h>
  21. /**
  22. * Base address for EMIF instances
  23. */
  24. static struct emif_reg_struct *emif_reg = {
  25. (struct emif_reg_struct *)EMIF4_0_CFG_BASE};
  26. /**
  27. * Base address for DDR instance
  28. */
  29. static struct ddr_regs *ddr_reg[2] = {
  30. (struct ddr_regs *)DDR_PHY_BASE_ADDR,
  31. (struct ddr_regs *)DDR_PHY_BASE_ADDR2};
  32. /**
  33. * Base address for ddr io control instances
  34. */
  35. static struct ddr_cmdtctrl *ioctrl_reg = {
  36. (struct ddr_cmdtctrl *)DDR_CONTROL_BASE_ADDR};
  37. /**
  38. * Configure SDRAM
  39. */
  40. void config_sdram(const struct emif_regs *regs)
  41. {
  42. writel(regs->ref_ctrl, &emif_reg->emif_sdram_ref_ctrl);
  43. writel(regs->ref_ctrl, &emif_reg->emif_sdram_ref_ctrl_shdw);
  44. writel(regs->sdram_config, &emif_reg->emif_sdram_config);
  45. }
  46. /**
  47. * Set SDRAM timings
  48. */
  49. void set_sdram_timings(const struct emif_regs *regs)
  50. {
  51. writel(regs->sdram_tim1, &emif_reg->emif_sdram_tim_1);
  52. writel(regs->sdram_tim1, &emif_reg->emif_sdram_tim_1_shdw);
  53. writel(regs->sdram_tim2, &emif_reg->emif_sdram_tim_2);
  54. writel(regs->sdram_tim2, &emif_reg->emif_sdram_tim_2_shdw);
  55. writel(regs->sdram_tim3, &emif_reg->emif_sdram_tim_3);
  56. writel(regs->sdram_tim3, &emif_reg->emif_sdram_tim_3_shdw);
  57. }
  58. /**
  59. * Configure DDR PHY
  60. */
  61. void config_ddr_phy(const struct emif_regs *regs)
  62. {
  63. writel(regs->emif_ddr_phy_ctlr_1, &emif_reg->emif_ddr_phy_ctrl_1);
  64. writel(regs->emif_ddr_phy_ctlr_1, &emif_reg->emif_ddr_phy_ctrl_1_shdw);
  65. }
  66. /**
  67. * Configure DDR CMD control registers
  68. */
  69. void config_cmd_ctrl(const struct cmd_control *cmd)
  70. {
  71. writel(cmd->cmd0csratio, &ddr_reg[0]->cm0csratio);
  72. writel(cmd->cmd0csforce, &ddr_reg[0]->cm0csforce);
  73. writel(cmd->cmd0csdelay, &ddr_reg[0]->cm0csdelay);
  74. writel(cmd->cmd0dldiff, &ddr_reg[0]->cm0dldiff);
  75. writel(cmd->cmd0iclkout, &ddr_reg[0]->cm0iclkout);
  76. writel(cmd->cmd1csratio, &ddr_reg[0]->cm1csratio);
  77. writel(cmd->cmd1csforce, &ddr_reg[0]->cm1csforce);
  78. writel(cmd->cmd1csdelay, &ddr_reg[0]->cm1csdelay);
  79. writel(cmd->cmd1dldiff, &ddr_reg[0]->cm1dldiff);
  80. writel(cmd->cmd1iclkout, &ddr_reg[0]->cm1iclkout);
  81. writel(cmd->cmd2csratio, &ddr_reg[0]->cm2csratio);
  82. writel(cmd->cmd2csforce, &ddr_reg[0]->cm2csforce);
  83. writel(cmd->cmd2csdelay, &ddr_reg[0]->cm2csdelay);
  84. writel(cmd->cmd2dldiff, &ddr_reg[0]->cm2dldiff);
  85. writel(cmd->cmd2iclkout, &ddr_reg[0]->cm2iclkout);
  86. }
  87. /**
  88. * Configure DDR DATA registers
  89. */
  90. void config_ddr_data(int macrono, const struct ddr_data *data)
  91. {
  92. writel(data->datardsratio0, &ddr_reg[macrono]->dt0rdsratio0);
  93. writel(data->datardsratio1, &ddr_reg[macrono]->dt0rdsratio1);
  94. writel(data->datawdsratio0, &ddr_reg[macrono]->dt0wdsratio0);
  95. writel(data->datawdsratio1, &ddr_reg[macrono]->dt0wdsratio1);
  96. writel(data->datawiratio0, &ddr_reg[macrono]->dt0wiratio0);
  97. writel(data->datawiratio1, &ddr_reg[macrono]->dt0wiratio1);
  98. writel(data->datagiratio0, &ddr_reg[macrono]->dt0giratio0);
  99. writel(data->datagiratio1, &ddr_reg[macrono]->dt0giratio1);
  100. writel(data->datafwsratio0, &ddr_reg[macrono]->dt0fwsratio0);
  101. writel(data->datafwsratio1, &ddr_reg[macrono]->dt0fwsratio1);
  102. writel(data->datawrsratio0, &ddr_reg[macrono]->dt0wrsratio0);
  103. writel(data->datawrsratio1, &ddr_reg[macrono]->dt0wrsratio1);
  104. writel(data->datadldiff0, &ddr_reg[macrono]->dt0dldiff0);
  105. }
  106. void config_io_ctrl(struct ddr_ioctrl *ioctrl)
  107. {
  108. writel(ioctrl->cmd1ctl, &ioctrl_reg->cm0ioctl);
  109. writel(ioctrl->cmd2ctl, &ioctrl_reg->cm1ioctl);
  110. writel(ioctrl->cmd3ctl, &ioctrl_reg->cm2ioctl);
  111. writel(ioctrl->data1ctl, &ioctrl_reg->dt0ioctl);
  112. writel(ioctrl->data2ctl, &ioctrl_reg->dt1ioctl);
  113. }