sbc8548.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528
  1. /*
  2. * Copyright 2007 Wind River Systemes, Inc. <www.windriver.com>
  3. * Copyright 2007 Embedded Specialties, Inc.
  4. *
  5. * Copyright 2004, 2007 Freescale Semiconductor.
  6. *
  7. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <common.h>
  28. #include <pci.h>
  29. #include <asm/processor.h>
  30. #include <asm/immap_85xx.h>
  31. #include <asm/immap_fsl_pci.h>
  32. #include <asm/fsl_ddr_sdram.h>
  33. #include <spd_sdram.h>
  34. #include <miiphy.h>
  35. #include <libfdt.h>
  36. #include <fdt_support.h>
  37. DECLARE_GLOBAL_DATA_PTR;
  38. void local_bus_init(void);
  39. void sdram_init(void);
  40. long int fixed_sdram (void);
  41. int board_early_init_f (void)
  42. {
  43. return 0;
  44. }
  45. int checkboard (void)
  46. {
  47. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  48. volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  49. volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
  50. printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
  51. (*rev) >> 4);
  52. /*
  53. * Initialize local bus.
  54. */
  55. local_bus_init ();
  56. /*
  57. * Hack TSEC 3 and 4 IO voltages.
  58. */
  59. gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
  60. ecm->eedr = 0xffffffff; /* clear ecm errors */
  61. ecm->eeer = 0xffffffff; /* enable ecm errors */
  62. return 0;
  63. }
  64. phys_size_t
  65. initdram(int board_type)
  66. {
  67. long dram_size = 0;
  68. puts("Initializing\n");
  69. #if defined(CONFIG_DDR_DLL)
  70. {
  71. /*
  72. * Work around to stabilize DDR DLL MSYNC_IN.
  73. * Errata DDR9 seems to have been fixed.
  74. * This is now the workaround for Errata DDR11:
  75. * Override DLL = 1, Course Adj = 1, Tap Select = 0
  76. */
  77. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  78. gur->ddrdllcr = 0x81000000;
  79. asm("sync;isync;msync");
  80. udelay(200);
  81. }
  82. #endif
  83. #if defined(CONFIG_SPD_EEPROM)
  84. dram_size = fsl_ddr_sdram();
  85. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  86. dram_size *= 0x100000;
  87. #else
  88. dram_size = fixed_sdram ();
  89. #endif
  90. /*
  91. * SDRAM Initialization
  92. */
  93. sdram_init();
  94. puts(" DDR: ");
  95. return dram_size;
  96. }
  97. /*
  98. * Initialize Local Bus
  99. */
  100. void
  101. local_bus_init(void)
  102. {
  103. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  104. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  105. uint clkdiv;
  106. uint lbc_hz;
  107. sys_info_t sysinfo;
  108. get_sys_info(&sysinfo);
  109. clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
  110. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  111. gur->lbiuiplldcr1 = 0x00078080;
  112. if (clkdiv == 16) {
  113. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  114. } else if (clkdiv == 8) {
  115. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  116. } else if (clkdiv == 4) {
  117. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  118. }
  119. lbc->lcrr |= 0x00030000;
  120. asm("sync;isync;msync");
  121. lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
  122. lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
  123. }
  124. /*
  125. * Initialize SDRAM memory on the Local Bus.
  126. */
  127. void
  128. sdram_init(void)
  129. {
  130. #if defined(CONFIG_SYS_OR3_PRELIM) && defined(CONFIG_SYS_BR3_PRELIM)
  131. uint idx;
  132. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  133. uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
  134. uint lsdmr_common;
  135. puts(" SDRAM: ");
  136. print_size (CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  137. /*
  138. * Setup SDRAM Base and Option Registers
  139. */
  140. lbc->or3 = CONFIG_SYS_OR3_PRELIM;
  141. asm("msync");
  142. lbc->br3 = CONFIG_SYS_BR3_PRELIM;
  143. asm("msync");
  144. lbc->lbcr = CONFIG_SYS_LBC_LBCR;
  145. asm("msync");
  146. lbc->lsrt = CONFIG_SYS_LBC_LSRT;
  147. lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
  148. asm("msync");
  149. /*
  150. * MPC8548 uses "new" 15-16 style addressing.
  151. */
  152. lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
  153. lsdmr_common |= CONFIG_SYS_LBC_LSDMR_BSMA1516;
  154. /*
  155. * Issue PRECHARGE ALL command.
  156. */
  157. lbc->lsdmr = lsdmr_common | CONFIG_SYS_LBC_LSDMR_OP_PCHALL;
  158. asm("sync;msync");
  159. *sdram_addr = 0xff;
  160. ppcDcbf((unsigned long) sdram_addr);
  161. udelay(100);
  162. /*
  163. * Issue 8 AUTO REFRESH commands.
  164. */
  165. for (idx = 0; idx < 8; idx++) {
  166. lbc->lsdmr = lsdmr_common | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH;
  167. asm("sync;msync");
  168. *sdram_addr = 0xff;
  169. ppcDcbf((unsigned long) sdram_addr);
  170. udelay(100);
  171. }
  172. /*
  173. * Issue 8 MODE-set command.
  174. */
  175. lbc->lsdmr = lsdmr_common | CONFIG_SYS_LBC_LSDMR_OP_MRW;
  176. asm("sync;msync");
  177. *sdram_addr = 0xff;
  178. ppcDcbf((unsigned long) sdram_addr);
  179. udelay(100);
  180. /*
  181. * Issue NORMAL OP command.
  182. */
  183. lbc->lsdmr = lsdmr_common | CONFIG_SYS_LBC_LSDMR_OP_NORMAL;
  184. asm("sync;msync");
  185. *sdram_addr = 0xff;
  186. ppcDcbf((unsigned long) sdram_addr);
  187. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  188. #endif /* enable SDRAM init */
  189. }
  190. #if defined(CONFIG_SYS_DRAM_TEST)
  191. int
  192. testdram(void)
  193. {
  194. uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
  195. uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
  196. uint *p;
  197. printf("Testing DRAM from 0x%08x to 0x%08x\n",
  198. CONFIG_SYS_MEMTEST_START,
  199. CONFIG_SYS_MEMTEST_END);
  200. printf("DRAM test phase 1:\n");
  201. for (p = pstart; p < pend; p++)
  202. *p = 0xaaaaaaaa;
  203. for (p = pstart; p < pend; p++) {
  204. if (*p != 0xaaaaaaaa) {
  205. printf ("DRAM test fails at: %08x\n", (uint) p);
  206. return 1;
  207. }
  208. }
  209. printf("DRAM test phase 2:\n");
  210. for (p = pstart; p < pend; p++)
  211. *p = 0x55555555;
  212. for (p = pstart; p < pend; p++) {
  213. if (*p != 0x55555555) {
  214. printf ("DRAM test fails at: %08x\n", (uint) p);
  215. return 1;
  216. }
  217. }
  218. printf("DRAM test passed.\n");
  219. return 0;
  220. }
  221. #endif
  222. #if !defined(CONFIG_SPD_EEPROM)
  223. /*************************************************************************
  224. * fixed_sdram init -- doesn't use serial presence detect.
  225. * assumes 256MB DDR2 SDRAM SODIMM, without ECC, running at DDR400 speed.
  226. ************************************************************************/
  227. long int fixed_sdram (void)
  228. {
  229. #define CONFIG_SYS_DDR_CONTROL 0xc300c000
  230. volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
  231. ddr->cs0_bnds = 0x0000007f;
  232. ddr->cs1_bnds = 0x008000ff;
  233. ddr->cs2_bnds = 0x00000000;
  234. ddr->cs3_bnds = 0x00000000;
  235. ddr->cs0_config = 0x80010101;
  236. ddr->cs1_config = 0x80010101;
  237. ddr->cs2_config = 0x00000000;
  238. ddr->cs3_config = 0x00000000;
  239. ddr->timing_cfg_3 = 0x00000000;
  240. ddr->timing_cfg_0 = 0x00220802;
  241. ddr->timing_cfg_1 = 0x38377322;
  242. ddr->timing_cfg_2 = 0x0fa044C7;
  243. ddr->sdram_cfg = 0x4300C000;
  244. ddr->sdram_cfg_2 = 0x24401000;
  245. ddr->sdram_mode = 0x23C00542;
  246. ddr->sdram_mode_2 = 0x00000000;
  247. ddr->sdram_interval = 0x05080100;
  248. ddr->sdram_md_cntl = 0x00000000;
  249. ddr->sdram_data_init = 0x00000000;
  250. ddr->sdram_clk_cntl = 0x03800000;
  251. asm("sync;isync;msync");
  252. udelay(500);
  253. #if defined (CONFIG_DDR_ECC)
  254. /* Enable ECC checking */
  255. ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
  256. #else
  257. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  258. #endif
  259. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  260. }
  261. #endif
  262. #if defined(CONFIG_PCI) || defined(CONFIG_PCI1)
  263. /* For some reason the Tundra PCI bridge shows up on itself as a
  264. * different device. Work around that by refusing to configure it.
  265. */
  266. void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
  267. static struct pci_config_table pci_sbc8548_config_table[] = {
  268. {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
  269. {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
  270. {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
  271. mpc85xx_config_via_usbide, {0,0,0}},
  272. {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
  273. mpc85xx_config_via_usb, {0,0,0}},
  274. {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
  275. mpc85xx_config_via_usb2, {0,0,0}},
  276. {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
  277. mpc85xx_config_via_power, {0,0,0}},
  278. {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
  279. mpc85xx_config_via_ac97, {0,0,0}},
  280. {},
  281. };
  282. static struct pci_controller pci1_hose = {
  283. config_table: pci_sbc8548_config_table};
  284. #endif /* CONFIG_PCI */
  285. #ifdef CONFIG_PCI2
  286. static struct pci_controller pci2_hose;
  287. #endif /* CONFIG_PCI2 */
  288. #ifdef CONFIG_PCIE1
  289. static struct pci_controller pcie1_hose;
  290. #endif /* CONFIG_PCIE1 */
  291. int first_free_busno=0;
  292. extern int fsl_pci_setup_inbound_windows(struct pci_region *r);
  293. extern void fsl_pci_init(struct pci_controller *hose);
  294. void
  295. pci_init_board(void)
  296. {
  297. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  298. #ifdef CONFIG_PCI1
  299. {
  300. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
  301. struct pci_controller *hose = &pci1_hose;
  302. struct pci_config_table *table;
  303. struct pci_region *r = hose->regions;
  304. uint pci_32 = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
  305. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  306. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  307. uint pci_agent = (host_agent == 3) || (host_agent == 4 ) || (host_agent == 6);
  308. uint pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
  309. if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) {
  310. printf (" PCI: %d bit, %s MHz, %s, %s, %s\n",
  311. (pci_32) ? 32 : 64,
  312. (pci_speed == 33333000) ? "33" :
  313. (pci_speed == 66666000) ? "66" : "unknown",
  314. pci_clk_sel ? "sync" : "async",
  315. pci_agent ? "agent" : "host",
  316. pci_arb ? "arbiter" : "external-arbiter"
  317. );
  318. /* inbound */
  319. r += fsl_pci_setup_inbound_windows(r);
  320. /* outbound memory */
  321. pci_set_region(r++,
  322. CONFIG_SYS_PCI1_MEM_BASE,
  323. CONFIG_SYS_PCI1_MEM_PHYS,
  324. CONFIG_SYS_PCI1_MEM_SIZE,
  325. PCI_REGION_MEM);
  326. /* outbound io */
  327. pci_set_region(r++,
  328. CONFIG_SYS_PCI1_IO_BASE,
  329. CONFIG_SYS_PCI1_IO_PHYS,
  330. CONFIG_SYS_PCI1_IO_SIZE,
  331. PCI_REGION_IO);
  332. hose->region_count = r - hose->regions;
  333. /* relocate config table pointers */
  334. hose->config_table = \
  335. (struct pci_config_table *)((uint)hose->config_table + gd->reloc_off);
  336. for (table = hose->config_table; table && table->vendor; table++)
  337. table->config_device += gd->reloc_off;
  338. hose->first_busno=first_free_busno;
  339. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  340. fsl_pci_init(hose);
  341. first_free_busno=hose->last_busno+1;
  342. printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
  343. #ifdef CONFIG_PCIX_CHECK
  344. if (!(gur->pordevsr & MPC85xx_PORDEVSR_PCI1)) {
  345. /* PCI-X init */
  346. if (CONFIG_SYS_CLK_FREQ < 66000000)
  347. printf("PCI-X will only work at 66 MHz\n");
  348. reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  349. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  350. pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
  351. }
  352. #endif
  353. } else {
  354. printf (" PCI: disabled\n");
  355. }
  356. }
  357. #else
  358. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  359. #endif
  360. #ifdef CONFIG_PCI2
  361. {
  362. uint pci2_clk_sel = gur->porpllsr & 0x4000; /* PORPLLSR[17] */
  363. uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
  364. if (pci_dual) {
  365. printf (" PCI2: 32 bit, 66 MHz, %s\n",
  366. pci2_clk_sel ? "sync" : "async");
  367. } else {
  368. printf (" PCI2: disabled\n");
  369. }
  370. }
  371. #else
  372. gur->devdisr |= MPC85xx_DEVDISR_PCI2; /* disable */
  373. #endif /* CONFIG_PCI2 */
  374. #ifdef CONFIG_PCIE1
  375. {
  376. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  377. struct pci_controller *hose = &pcie1_hose;
  378. int pcie_ep = (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3);
  379. struct pci_region *r = hose->regions;
  380. int pcie_configured = io_sel >= 1;
  381. if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
  382. printf ("\n PCIE connected to slot as %s (base address %x)",
  383. pcie_ep ? "End Point" : "Root Complex",
  384. (uint)pci);
  385. if (pci->pme_msg_det) {
  386. pci->pme_msg_det = 0xffffffff;
  387. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  388. }
  389. printf ("\n");
  390. /* inbound */
  391. pci_set_region(r++,
  392. CONFIG_SYS_PCI_MEMORY_BUS,
  393. CONFIG_SYS_PCI_MEMORY_PHYS,
  394. CONFIG_SYS_PCI_MEMORY_SIZE,
  395. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
  396. /* outbound memory */
  397. pci_set_region(r++,
  398. CONFIG_SYS_PCIE1_MEM_BASE,
  399. CONFIG_SYS_PCIE1_MEM_PHYS,
  400. CONFIG_SYS_PCIE1_MEM_SIZE,
  401. PCI_REGION_MEM);
  402. /* outbound io */
  403. pci_set_region(r++,
  404. CONFIG_SYS_PCIE1_IO_BASE,
  405. CONFIG_SYS_PCIE1_IO_PHYS,
  406. CONFIG_SYS_PCIE1_IO_SIZE,
  407. PCI_REGION_IO);
  408. hose->region_count = r - hose->regions;
  409. hose->first_busno=first_free_busno;
  410. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  411. fsl_pci_init(hose);
  412. printf ("PCIE on bus %d - %d\n",hose->first_busno,hose->last_busno);
  413. first_free_busno=hose->last_busno+1;
  414. } else {
  415. printf (" PCIE: disabled\n");
  416. }
  417. }
  418. #else
  419. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  420. #endif
  421. }
  422. int last_stage_init(void)
  423. {
  424. return 0;
  425. }
  426. #if defined(CONFIG_OF_BOARD_SETUP)
  427. extern void ft_fsl_pci_setup(void *blob, const char *pci_alias,
  428. struct pci_controller *hose);
  429. void ft_board_setup(void *blob, bd_t *bd)
  430. {
  431. ft_cpu_setup(blob, bd);
  432. #ifdef CONFIG_PCI1
  433. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  434. #endif
  435. #ifdef CONFIG_PCIE1
  436. ft_fsl_pci_setup(blob, "pci1", &pcie1_hose);
  437. #endif
  438. }
  439. #endif