clock.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /*
  2. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/errno.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/ccm_regs.h>
  27. #include <asm/arch/clock.h>
  28. enum pll_clocks {
  29. PLL_SYS, /* System PLL */
  30. PLL_BUS, /* System Bus PLL*/
  31. PLL_USBOTG, /* OTG USB PLL */
  32. PLL_ENET, /* ENET PLL */
  33. };
  34. struct imx_ccm_reg *imx_ccm = (struct imx_ccm_reg *)CCM_BASE_ADDR;
  35. static u32 decode_pll(enum pll_clocks pll, u32 infreq)
  36. {
  37. u32 div;
  38. switch (pll) {
  39. case PLL_SYS:
  40. div = __raw_readl(&imx_ccm->analog_pll_sys);
  41. div &= BM_ANADIG_PLL_SYS_DIV_SELECT;
  42. return infreq * (div >> 1);
  43. case PLL_BUS:
  44. div = __raw_readl(&imx_ccm->analog_pll_528);
  45. div &= BM_ANADIG_PLL_528_DIV_SELECT;
  46. return infreq * (20 + (div << 1));
  47. case PLL_USBOTG:
  48. div = __raw_readl(&imx_ccm->analog_usb1_pll_480_ctrl);
  49. div &= BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT;
  50. return infreq * (20 + (div << 1));
  51. case PLL_ENET:
  52. div = __raw_readl(&imx_ccm->analog_pll_enet);
  53. div &= BM_ANADIG_PLL_ENET_DIV_SELECT;
  54. return (div == 3 ? 125000000 : 25000000 * (div << 1));
  55. default:
  56. return 0;
  57. }
  58. /* NOTREACHED */
  59. }
  60. static u32 get_mcu_main_clk(void)
  61. {
  62. u32 reg, freq;
  63. reg = __raw_readl(&imx_ccm->cacrr);
  64. reg &= MXC_CCM_CACRR_ARM_PODF_MASK;
  65. reg >>= MXC_CCM_CACRR_ARM_PODF_OFFSET;
  66. freq = decode_pll(PLL_SYS, CONFIG_SYS_MX6_HCLK);
  67. return freq / (reg + 1);
  68. }
  69. static u32 get_periph_clk(void)
  70. {
  71. u32 reg, freq = 0;
  72. reg = __raw_readl(&imx_ccm->cbcdr);
  73. if (reg & MXC_CCM_CBCDR_PERIPH_CLK_SEL) {
  74. reg = __raw_readl(&imx_ccm->cbcmr);
  75. reg &= MXC_CCM_CBCMR_PERIPH_CLK2_SEL_MASK;
  76. reg >>= MXC_CCM_CBCMR_PERIPH_CLK2_SEL_OFFSET;
  77. switch (reg) {
  78. case 0:
  79. freq = decode_pll(PLL_USBOTG, CONFIG_SYS_MX6_HCLK);
  80. break;
  81. case 1:
  82. case 2:
  83. freq = CONFIG_SYS_MX6_HCLK;
  84. break;
  85. default:
  86. break;
  87. }
  88. } else {
  89. reg = __raw_readl(&imx_ccm->cbcmr);
  90. reg &= MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK;
  91. reg >>= MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET;
  92. switch (reg) {
  93. case 0:
  94. freq = decode_pll(PLL_BUS, CONFIG_SYS_MX6_HCLK);
  95. break;
  96. case 1:
  97. freq = PLL2_PFD2_FREQ;
  98. break;
  99. case 2:
  100. freq = PLL2_PFD0_FREQ;
  101. break;
  102. case 3:
  103. freq = PLL2_PFD2_DIV_FREQ;
  104. break;
  105. default:
  106. break;
  107. }
  108. }
  109. return freq;
  110. }
  111. static u32 get_ahb_clk(void)
  112. {
  113. u32 reg, ahb_podf;
  114. reg = __raw_readl(&imx_ccm->cbcdr);
  115. reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
  116. ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  117. return get_periph_clk() / (ahb_podf + 1);
  118. }
  119. static u32 get_ipg_clk(void)
  120. {
  121. u32 reg, ipg_podf;
  122. reg = __raw_readl(&imx_ccm->cbcdr);
  123. reg &= MXC_CCM_CBCDR_IPG_PODF_MASK;
  124. ipg_podf = reg >> MXC_CCM_CBCDR_IPG_PODF_OFFSET;
  125. return get_ahb_clk() / (ipg_podf + 1);
  126. }
  127. static u32 get_ipg_per_clk(void)
  128. {
  129. u32 reg, perclk_podf;
  130. reg = __raw_readl(&imx_ccm->cscmr1);
  131. perclk_podf = reg & MXC_CCM_CSCMR1_PERCLK_PODF_MASK;
  132. return get_ipg_clk() / (perclk_podf + 1);
  133. }
  134. static u32 get_uart_clk(void)
  135. {
  136. u32 reg, uart_podf;
  137. reg = __raw_readl(&imx_ccm->cscdr1);
  138. reg &= MXC_CCM_CSCDR1_UART_CLK_PODF_MASK;
  139. uart_podf = reg >> MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET;
  140. return PLL3_80M / (uart_podf + 1);
  141. }
  142. static u32 get_cspi_clk(void)
  143. {
  144. u32 reg, cspi_podf;
  145. reg = __raw_readl(&imx_ccm->cscdr2);
  146. reg &= MXC_CCM_CSCDR2_ECSPI_CLK_PODF_MASK;
  147. cspi_podf = reg >> MXC_CCM_CSCDR2_ECSPI_CLK_PODF_OFFSET;
  148. return PLL3_60M / (cspi_podf + 1);
  149. }
  150. static u32 get_axi_clk(void)
  151. {
  152. u32 root_freq, axi_podf;
  153. u32 cbcdr = __raw_readl(&imx_ccm->cbcdr);
  154. axi_podf = cbcdr & MXC_CCM_CBCDR_AXI_PODF_MASK;
  155. axi_podf >>= MXC_CCM_CBCDR_AXI_PODF_OFFSET;
  156. if (cbcdr & MXC_CCM_CBCDR_AXI_SEL) {
  157. if (cbcdr & MXC_CCM_CBCDR_AXI_ALT_SEL)
  158. root_freq = PLL2_PFD2_FREQ;
  159. else
  160. root_freq = PLL3_PFD1_FREQ;
  161. } else
  162. root_freq = get_periph_clk();
  163. return root_freq / (axi_podf + 1);
  164. }
  165. static u32 get_emi_slow_clk(void)
  166. {
  167. u32 emi_clk_sel, emi_slow_pof, cscmr1, root_freq = 0;
  168. cscmr1 = __raw_readl(&imx_ccm->cscmr1);
  169. emi_clk_sel = cscmr1 & MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK;
  170. emi_clk_sel >>= MXC_CCM_CSCMR1_ACLK_EMI_SLOW_OFFSET;
  171. emi_slow_pof = cscmr1 & MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK;
  172. emi_slow_pof >>= MXC_CCM_CSCMR1_ACLK_EMI_PODF_OFFSET;
  173. switch (emi_clk_sel) {
  174. case 0:
  175. root_freq = get_axi_clk();
  176. break;
  177. case 1:
  178. root_freq = decode_pll(PLL_USBOTG, CONFIG_SYS_MX6_HCLK);
  179. break;
  180. case 2:
  181. root_freq = PLL2_PFD2_FREQ;
  182. break;
  183. case 3:
  184. root_freq = PLL2_PFD0_FREQ;
  185. break;
  186. }
  187. return root_freq / (emi_slow_pof + 1);
  188. }
  189. static u32 get_mmdc_ch0_clk(void)
  190. {
  191. u32 cbcdr = __raw_readl(&imx_ccm->cbcdr);
  192. u32 mmdc_ch0_podf = (cbcdr & MXC_CCM_CBCDR_MMDC_CH0_PODF_MASK) >>
  193. MXC_CCM_CBCDR_MMDC_CH0_PODF_OFFSET;
  194. return get_periph_clk() / (mmdc_ch0_podf + 1);
  195. }
  196. static u32 get_usdhc_clk(u32 port)
  197. {
  198. u32 root_freq = 0, usdhc_podf = 0, clk_sel = 0;
  199. u32 cscmr1 = __raw_readl(&imx_ccm->cscmr1);
  200. u32 cscdr1 = __raw_readl(&imx_ccm->cscdr1);
  201. switch (port) {
  202. case 0:
  203. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC1_PODF_MASK) >>
  204. MXC_CCM_CSCDR1_USDHC1_PODF_OFFSET;
  205. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC1_CLK_SEL;
  206. break;
  207. case 1:
  208. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC2_PODF_MASK) >>
  209. MXC_CCM_CSCDR1_USDHC2_PODF_OFFSET;
  210. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC2_CLK_SEL;
  211. break;
  212. case 2:
  213. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC3_PODF_MASK) >>
  214. MXC_CCM_CSCDR1_USDHC3_PODF_OFFSET;
  215. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC3_CLK_SEL;
  216. break;
  217. case 3:
  218. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC4_PODF_MASK) >>
  219. MXC_CCM_CSCDR1_USDHC4_PODF_OFFSET;
  220. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC4_CLK_SEL;
  221. break;
  222. default:
  223. break;
  224. }
  225. if (clk_sel)
  226. root_freq = PLL2_PFD0_FREQ;
  227. else
  228. root_freq = PLL2_PFD2_FREQ;
  229. return root_freq / (usdhc_podf + 1);
  230. }
  231. u32 imx_get_uartclk(void)
  232. {
  233. return get_uart_clk();
  234. }
  235. u32 imx_get_fecclk(void)
  236. {
  237. return decode_pll(PLL_ENET, CONFIG_SYS_MX6_HCLK);
  238. }
  239. unsigned int mxc_get_clock(enum mxc_clock clk)
  240. {
  241. switch (clk) {
  242. case MXC_ARM_CLK:
  243. return get_mcu_main_clk();
  244. case MXC_PER_CLK:
  245. return get_periph_clk();
  246. case MXC_AHB_CLK:
  247. return get_ahb_clk();
  248. case MXC_IPG_CLK:
  249. return get_ipg_clk();
  250. case MXC_IPG_PERCLK:
  251. return get_ipg_per_clk();
  252. case MXC_UART_CLK:
  253. return get_uart_clk();
  254. case MXC_CSPI_CLK:
  255. return get_cspi_clk();
  256. case MXC_AXI_CLK:
  257. return get_axi_clk();
  258. case MXC_EMI_SLOW_CLK:
  259. return get_emi_slow_clk();
  260. case MXC_DDR_CLK:
  261. return get_mmdc_ch0_clk();
  262. case MXC_ESDHC_CLK:
  263. return get_usdhc_clk(0);
  264. case MXC_ESDHC2_CLK:
  265. return get_usdhc_clk(1);
  266. case MXC_ESDHC3_CLK:
  267. return get_usdhc_clk(2);
  268. case MXC_ESDHC4_CLK:
  269. return get_usdhc_clk(3);
  270. case MXC_SATA_CLK:
  271. return get_ahb_clk();
  272. default:
  273. break;
  274. }
  275. return -1;
  276. }
  277. /*
  278. * Dump some core clockes.
  279. */
  280. int do_mx6_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  281. {
  282. u32 freq;
  283. freq = decode_pll(PLL_SYS, CONFIG_SYS_MX6_HCLK);
  284. printf("PLL_SYS %8d MHz\n", freq / 1000000);
  285. freq = decode_pll(PLL_BUS, CONFIG_SYS_MX6_HCLK);
  286. printf("PLL_BUS %8d MHz\n", freq / 1000000);
  287. freq = decode_pll(PLL_USBOTG, CONFIG_SYS_MX6_HCLK);
  288. printf("PLL_OTG %8d MHz\n", freq / 1000000);
  289. freq = decode_pll(PLL_ENET, CONFIG_SYS_MX6_HCLK);
  290. printf("PLL_NET %8d MHz\n", freq / 1000000);
  291. printf("\n");
  292. printf("IPG %8d kHz\n", mxc_get_clock(MXC_IPG_CLK) / 1000);
  293. printf("UART %8d kHz\n", mxc_get_clock(MXC_UART_CLK) / 1000);
  294. printf("CSPI %8d kHz\n", mxc_get_clock(MXC_CSPI_CLK) / 1000);
  295. printf("AHB %8d kHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000);
  296. printf("AXI %8d kHz\n", mxc_get_clock(MXC_AXI_CLK) / 1000);
  297. printf("DDR %8d kHz\n", mxc_get_clock(MXC_DDR_CLK) / 1000);
  298. printf("USDHC1 %8d kHz\n", mxc_get_clock(MXC_ESDHC_CLK) / 1000);
  299. printf("USDHC2 %8d kHz\n", mxc_get_clock(MXC_ESDHC2_CLK) / 1000);
  300. printf("USDHC3 %8d kHz\n", mxc_get_clock(MXC_ESDHC3_CLK) / 1000);
  301. printf("USDHC4 %8d kHz\n", mxc_get_clock(MXC_ESDHC4_CLK) / 1000);
  302. printf("EMI SLOW %8d kHz\n", mxc_get_clock(MXC_EMI_SLOW_CLK) / 1000);
  303. printf("IPG PERCLK %8d kHz\n", mxc_get_clock(MXC_IPG_PERCLK) / 1000);
  304. return 0;
  305. }
  306. /***************************************************/
  307. U_BOOT_CMD(
  308. clocks, CONFIG_SYS_MAXARGS, 1, do_mx6_showclocks,
  309. "display clocks",
  310. ""
  311. );