trats.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521
  1. /*
  2. * Copyright (C) 2011 Samsung Electronics
  3. * Heungjun Kim <riverful.kim@samsung.com>
  4. * Kyungmin Park <kyungmin.park@samsung.com>
  5. * Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <lcd.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/cpu.h>
  29. #include <asm/arch/gpio.h>
  30. #include <asm/arch/mmc.h>
  31. #include <asm/arch/clock.h>
  32. #include <asm/arch/clk.h>
  33. #include <asm/arch/mipi_dsim.h>
  34. #include <asm/arch/watchdog.h>
  35. #include <asm/arch/power.h>
  36. #include <pmic.h>
  37. #include <usb/s3c_udc.h>
  38. #include <max8997_pmic.h>
  39. #include <libtizen.h>
  40. #include "setup.h"
  41. DECLARE_GLOBAL_DATA_PTR;
  42. unsigned int board_rev;
  43. #ifdef CONFIG_REVISION_TAG
  44. u32 get_board_rev(void)
  45. {
  46. return board_rev;
  47. }
  48. #endif
  49. static void check_hw_revision(void);
  50. static int hwrevision(int rev)
  51. {
  52. return (board_rev & 0xf) == rev;
  53. }
  54. int board_init(void)
  55. {
  56. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  57. check_hw_revision();
  58. printf("HW Revision:\t0x%x\n", board_rev);
  59. #if defined(CONFIG_PMIC)
  60. pmic_init();
  61. #endif
  62. return 0;
  63. }
  64. int dram_init(void)
  65. {
  66. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE) +
  67. get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  68. return 0;
  69. }
  70. void dram_init_banksize(void)
  71. {
  72. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  73. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  74. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  75. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  76. }
  77. static unsigned int get_hw_revision(void)
  78. {
  79. struct exynos4_gpio_part1 *gpio =
  80. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  81. int hwrev = 0;
  82. int i;
  83. /* hw_rev[3:0] == GPE1[3:0] */
  84. for (i = 0; i < 4; i++) {
  85. s5p_gpio_cfg_pin(&gpio->e1, i, GPIO_INPUT);
  86. s5p_gpio_set_pull(&gpio->e1, i, GPIO_PULL_NONE);
  87. }
  88. udelay(1);
  89. for (i = 0; i < 4; i++)
  90. hwrev |= (s5p_gpio_get_value(&gpio->e1, i) << i);
  91. debug("hwrev 0x%x\n", hwrev);
  92. return hwrev;
  93. }
  94. static void check_hw_revision(void)
  95. {
  96. int hwrev;
  97. hwrev = get_hw_revision();
  98. board_rev |= hwrev;
  99. }
  100. #ifdef CONFIG_DISPLAY_BOARDINFO
  101. int checkboard(void)
  102. {
  103. puts("Board:\tTRATS\n");
  104. return 0;
  105. }
  106. #endif
  107. #ifdef CONFIG_GENERIC_MMC
  108. int board_mmc_init(bd_t *bis)
  109. {
  110. struct exynos4_gpio_part2 *gpio =
  111. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  112. int i, err;
  113. /* eMMC_EN: SD_0_CDn: GPK0[2] Output High */
  114. s5p_gpio_direction_output(&gpio->k0, 2, 1);
  115. s5p_gpio_set_pull(&gpio->k0, 2, GPIO_PULL_NONE);
  116. /*
  117. * eMMC GPIO:
  118. * SDR 8-bit@48MHz at MMC0
  119. * GPK0[0] SD_0_CLK(2)
  120. * GPK0[1] SD_0_CMD(2)
  121. * GPK0[2] SD_0_CDn -> Not used
  122. * GPK0[3:6] SD_0_DATA[0:3](2)
  123. * GPK1[3:6] SD_0_DATA[0:3](3)
  124. *
  125. * DDR 4-bit@26MHz at MMC4
  126. * GPK0[0] SD_4_CLK(3)
  127. * GPK0[1] SD_4_CMD(3)
  128. * GPK0[2] SD_4_CDn -> Not used
  129. * GPK0[3:6] SD_4_DATA[0:3](3)
  130. * GPK1[3:6] SD_4_DATA[4:7](4)
  131. */
  132. for (i = 0; i < 7; i++) {
  133. if (i == 2)
  134. continue;
  135. /* GPK0[0:6] special function 2 */
  136. s5p_gpio_cfg_pin(&gpio->k0, i, 0x2);
  137. /* GPK0[0:6] pull disable */
  138. s5p_gpio_set_pull(&gpio->k0, i, GPIO_PULL_NONE);
  139. /* GPK0[0:6] drv 4x */
  140. s5p_gpio_set_drv(&gpio->k0, i, GPIO_DRV_4X);
  141. }
  142. for (i = 3; i < 7; i++) {
  143. /* GPK1[3:6] special function 3 */
  144. s5p_gpio_cfg_pin(&gpio->k1, i, 0x3);
  145. /* GPK1[3:6] pull disable */
  146. s5p_gpio_set_pull(&gpio->k1, i, GPIO_PULL_NONE);
  147. /* GPK1[3:6] drv 4x */
  148. s5p_gpio_set_drv(&gpio->k1, i, GPIO_DRV_4X);
  149. }
  150. /*
  151. * MMC device init
  152. * mmc0 : eMMC (8-bit buswidth)
  153. * mmc2 : SD card (4-bit buswidth)
  154. */
  155. err = s5p_mmc_init(0, 8);
  156. /* T-flash detect */
  157. s5p_gpio_cfg_pin(&gpio->x3, 4, 0xf);
  158. s5p_gpio_set_pull(&gpio->x3, 4, GPIO_PULL_UP);
  159. /*
  160. * Check the T-flash detect pin
  161. * GPX3[4] T-flash detect pin
  162. */
  163. if (!s5p_gpio_get_value(&gpio->x3, 4)) {
  164. /*
  165. * SD card GPIO:
  166. * GPK2[0] SD_2_CLK(2)
  167. * GPK2[1] SD_2_CMD(2)
  168. * GPK2[2] SD_2_CDn -> Not used
  169. * GPK2[3:6] SD_2_DATA[0:3](2)
  170. */
  171. for (i = 0; i < 7; i++) {
  172. if (i == 2)
  173. continue;
  174. /* GPK2[0:6] special function 2 */
  175. s5p_gpio_cfg_pin(&gpio->k2, i, 0x2);
  176. /* GPK2[0:6] pull disable */
  177. s5p_gpio_set_pull(&gpio->k2, i, GPIO_PULL_NONE);
  178. /* GPK2[0:6] drv 4x */
  179. s5p_gpio_set_drv(&gpio->k2, i, GPIO_DRV_4X);
  180. }
  181. err = s5p_mmc_init(2, 4);
  182. }
  183. return err;
  184. }
  185. #endif
  186. #ifdef CONFIG_USB_GADGET
  187. static int s5pc210_phy_control(int on)
  188. {
  189. int ret = 0;
  190. struct pmic *p = get_pmic();
  191. if (pmic_probe(p))
  192. return -1;
  193. if (on) {
  194. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  195. ENSAFEOUT1, LDO_ON);
  196. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, EN_LDO);
  197. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, EN_LDO);
  198. } else {
  199. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, DIS_LDO);
  200. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, DIS_LDO);
  201. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  202. ENSAFEOUT1, LDO_OFF);
  203. }
  204. if (ret) {
  205. puts("MAX8997 LDO setting error!\n");
  206. return -1;
  207. }
  208. return 0;
  209. }
  210. struct s3c_plat_otg_data s5pc210_otg_data = {
  211. .phy_control = s5pc210_phy_control,
  212. .regs_phy = EXYNOS4_USBPHY_BASE,
  213. .regs_otg = EXYNOS4_USBOTG_BASE,
  214. .usb_phy_ctrl = EXYNOS4_USBPHY_CONTROL,
  215. .usb_flags = PHY0_SLEEP,
  216. };
  217. #endif
  218. static void pmic_reset(void)
  219. {
  220. struct exynos4_gpio_part2 *gpio =
  221. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  222. s5p_gpio_direction_output(&gpio->x0, 7, 1);
  223. s5p_gpio_set_pull(&gpio->x2, 7, GPIO_PULL_NONE);
  224. }
  225. static void board_clock_init(void)
  226. {
  227. struct exynos4_clock *clk =
  228. (struct exynos4_clock *)samsung_get_base_clock();
  229. writel(CLK_SRC_CPU_VAL, (unsigned int)&clk->src_cpu);
  230. writel(CLK_SRC_TOP0_VAL, (unsigned int)&clk->src_top0);
  231. writel(CLK_SRC_FSYS_VAL, (unsigned int)&clk->src_fsys);
  232. writel(CLK_SRC_PERIL0_VAL, (unsigned int)&clk->src_peril0);
  233. writel(CLK_DIV_CPU0_VAL, (unsigned int)&clk->div_cpu0);
  234. writel(CLK_DIV_CPU1_VAL, (unsigned int)&clk->div_cpu1);
  235. writel(CLK_DIV_DMC0_VAL, (unsigned int)&clk->div_dmc0);
  236. writel(CLK_DIV_DMC1_VAL, (unsigned int)&clk->div_dmc1);
  237. writel(CLK_DIV_LEFTBUS_VAL, (unsigned int)&clk->div_leftbus);
  238. writel(CLK_DIV_RIGHTBUS_VAL, (unsigned int)&clk->div_rightbus);
  239. writel(CLK_DIV_TOP_VAL, (unsigned int)&clk->div_top);
  240. writel(CLK_DIV_FSYS1_VAL, (unsigned int)&clk->div_fsys1);
  241. writel(CLK_DIV_FSYS2_VAL, (unsigned int)&clk->div_fsys2);
  242. writel(CLK_DIV_FSYS3_VAL, (unsigned int)&clk->div_fsys3);
  243. writel(CLK_DIV_PERIL0_VAL, (unsigned int)&clk->div_peril0);
  244. writel(CLK_DIV_PERIL3_VAL, (unsigned int)&clk->div_peril3);
  245. writel(PLL_LOCKTIME, (unsigned int)&clk->apll_lock);
  246. writel(PLL_LOCKTIME, (unsigned int)&clk->mpll_lock);
  247. writel(PLL_LOCKTIME, (unsigned int)&clk->epll_lock);
  248. writel(PLL_LOCKTIME, (unsigned int)&clk->vpll_lock);
  249. writel(APLL_CON1_VAL, (unsigned int)&clk->apll_con1);
  250. writel(APLL_CON0_VAL, (unsigned int)&clk->apll_con0);
  251. writel(MPLL_CON1_VAL, (unsigned int)&clk->mpll_con1);
  252. writel(MPLL_CON0_VAL, (unsigned int)&clk->mpll_con0);
  253. writel(EPLL_CON1_VAL, (unsigned int)&clk->epll_con1);
  254. writel(EPLL_CON0_VAL, (unsigned int)&clk->epll_con0);
  255. writel(VPLL_CON1_VAL, (unsigned int)&clk->vpll_con1);
  256. writel(VPLL_CON0_VAL, (unsigned int)&clk->vpll_con0);
  257. writel(CLK_GATE_IP_CAM_VAL, (unsigned int)&clk->gate_ip_cam);
  258. writel(CLK_GATE_IP_VP_VAL, (unsigned int)&clk->gate_ip_tv);
  259. writel(CLK_GATE_IP_MFC_VAL, (unsigned int)&clk->gate_ip_mfc);
  260. writel(CLK_GATE_IP_G3D_VAL, (unsigned int)&clk->gate_ip_g3d);
  261. writel(CLK_GATE_IP_IMAGE_VAL, (unsigned int)&clk->gate_ip_image);
  262. writel(CLK_GATE_IP_LCD0_VAL, (unsigned int)&clk->gate_ip_lcd0);
  263. writel(CLK_GATE_IP_LCD1_VAL, (unsigned int)&clk->gate_ip_lcd1);
  264. writel(CLK_GATE_IP_FSYS_VAL, (unsigned int)&clk->gate_ip_fsys);
  265. writel(CLK_GATE_IP_GPS_VAL, (unsigned int)&clk->gate_ip_gps);
  266. writel(CLK_GATE_IP_PERIL_VAL, (unsigned int)&clk->gate_ip_peril);
  267. writel(CLK_GATE_IP_PERIR_VAL, (unsigned int)&clk->gate_ip_perir);
  268. writel(CLK_GATE_BLOCK_VAL, (unsigned int)&clk->gate_block);
  269. }
  270. static void board_power_init(void)
  271. {
  272. struct exynos4_power *pwr =
  273. (struct exynos4_power *)samsung_get_base_power();
  274. /* PS HOLD */
  275. writel(EXYNOS4_PS_HOLD_CON_VAL, (unsigned int)&pwr->ps_hold_control);
  276. /* Set power down */
  277. writel(0, (unsigned int)&pwr->cam_configuration);
  278. writel(0, (unsigned int)&pwr->tv_configuration);
  279. writel(0, (unsigned int)&pwr->mfc_configuration);
  280. writel(0, (unsigned int)&pwr->g3d_configuration);
  281. writel(0, (unsigned int)&pwr->lcd1_configuration);
  282. writel(0, (unsigned int)&pwr->gps_configuration);
  283. writel(0, (unsigned int)&pwr->gps_alive_configuration);
  284. }
  285. static void board_uart_init(void)
  286. {
  287. struct exynos4_gpio_part1 *gpio1 =
  288. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  289. struct exynos4_gpio_part2 *gpio2 =
  290. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  291. int i;
  292. /*
  293. * UART2 GPIOs
  294. * GPA1CON[0] = UART_2_RXD(2)
  295. * GPA1CON[1] = UART_2_TXD(2)
  296. * GPA1CON[2] = I2C_3_SDA (3)
  297. * GPA1CON[3] = I2C_3_SCL (3)
  298. */
  299. for (i = 0; i < 4; i++) {
  300. s5p_gpio_set_pull(&gpio1->a1, i, GPIO_PULL_NONE);
  301. s5p_gpio_cfg_pin(&gpio1->a1, i, GPIO_FUNC((i > 1) ? 0x3 : 0x2));
  302. }
  303. /* UART_SEL GPY4[7] (part2) at EXYNOS4 */
  304. s5p_gpio_set_pull(&gpio2->y4, 7, GPIO_PULL_UP);
  305. s5p_gpio_direction_output(&gpio2->y4, 7, 1);
  306. }
  307. int board_early_init_f(void)
  308. {
  309. wdt_stop();
  310. pmic_reset();
  311. board_clock_init();
  312. board_uart_init();
  313. board_power_init();
  314. return 0;
  315. }
  316. static void lcd_reset(void)
  317. {
  318. struct exynos4_gpio_part2 *gpio2 =
  319. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  320. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  321. udelay(10000);
  322. s5p_gpio_direction_output(&gpio2->y4, 5, 0);
  323. udelay(10000);
  324. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  325. }
  326. static int lcd_power(void)
  327. {
  328. int ret = 0;
  329. struct pmic *p = get_pmic();
  330. if (pmic_probe(p))
  331. return 0;
  332. /* LDO15 voltage: 2.2v */
  333. ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, 0x1c | EN_LDO);
  334. /* LDO13 voltage: 3.0v */
  335. ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, 0x2c | EN_LDO);
  336. if (ret) {
  337. puts("MAX8997 LDO setting error!\n");
  338. return -1;
  339. }
  340. return 0;
  341. }
  342. static struct mipi_dsim_config dsim_config = {
  343. .e_interface = DSIM_VIDEO,
  344. .e_virtual_ch = DSIM_VIRTUAL_CH_0,
  345. .e_pixel_format = DSIM_24BPP_888,
  346. .e_burst_mode = DSIM_BURST_SYNC_EVENT,
  347. .e_no_data_lane = DSIM_DATA_LANE_4,
  348. .e_byte_clk = DSIM_PLL_OUT_DIV8,
  349. .hfp = 1,
  350. .p = 3,
  351. .m = 120,
  352. .s = 1,
  353. /* D-PHY PLL stable time spec :min = 200usec ~ max 400usec */
  354. .pll_stable_time = 500,
  355. /* escape clk : 10MHz */
  356. .esc_clk = 20 * 1000000,
  357. /* stop state holding counter after bta change count 0 ~ 0xfff */
  358. .stop_holding_cnt = 0x7ff,
  359. /* bta timeout 0 ~ 0xff */
  360. .bta_timeout = 0xff,
  361. /* lp rx timeout 0 ~ 0xffff */
  362. .rx_timeout = 0xffff,
  363. };
  364. static struct exynos_platform_mipi_dsim s6e8ax0_platform_data = {
  365. .lcd_panel_info = NULL,
  366. .dsim_config = &dsim_config,
  367. };
  368. static struct mipi_dsim_lcd_device mipi_lcd_device = {
  369. .name = "s6e8ax0",
  370. .id = -1,
  371. .bus_id = 0,
  372. .platform_data = (void *)&s6e8ax0_platform_data,
  373. };
  374. static int mipi_power(void)
  375. {
  376. int ret = 0;
  377. struct pmic *p = get_pmic();
  378. if (pmic_probe(p))
  379. return 0;
  380. /* LDO3 voltage: 1.1v */
  381. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, 0x6 | EN_LDO);
  382. /* LDO4 voltage: 1.8v */
  383. ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, 0x14 | EN_LDO);
  384. if (ret) {
  385. puts("MAX8997 LDO setting error!\n");
  386. return -1;
  387. }
  388. return 0;
  389. }
  390. void init_panel_info(vidinfo_t *vid)
  391. {
  392. vid->vl_freq = 60;
  393. vid->vl_col = 720;
  394. vid->vl_row = 1280;
  395. vid->vl_width = 720;
  396. vid->vl_height = 1280;
  397. vid->vl_clkp = CONFIG_SYS_HIGH;
  398. vid->vl_hsp = CONFIG_SYS_LOW;
  399. vid->vl_vsp = CONFIG_SYS_LOW;
  400. vid->vl_dp = CONFIG_SYS_LOW;
  401. vid->vl_bpix = 5;
  402. vid->dual_lcd_enabled = 0;
  403. /* s6e8ax0 Panel */
  404. vid->vl_hspw = 5;
  405. vid->vl_hbpd = 10;
  406. vid->vl_hfpd = 10;
  407. vid->vl_vspw = 2;
  408. vid->vl_vbpd = 1;
  409. vid->vl_vfpd = 13;
  410. vid->vl_cmd_allow_len = 0xf;
  411. vid->win_id = 3;
  412. vid->cfg_gpio = NULL;
  413. vid->backlight_on = NULL;
  414. vid->lcd_power_on = NULL; /* lcd_power_on in mipi dsi driver */
  415. vid->reset_lcd = lcd_reset;
  416. vid->init_delay = 0;
  417. vid->power_on_delay = 0;
  418. vid->reset_delay = 0;
  419. vid->interface_mode = FIMD_RGB_INTERFACE;
  420. vid->mipi_enabled = 1;
  421. vid->logo_on = 1,
  422. vid->resolution = HD_RESOLUTION,
  423. vid->rgb_mode = MODE_RGB_P,
  424. #ifdef CONFIG_TIZEN
  425. get_tizen_logo_info(vid);
  426. #endif
  427. if (hwrevision(2))
  428. mipi_lcd_device.reverse_panel = 1;
  429. strcpy(s6e8ax0_platform_data.lcd_panel_name, mipi_lcd_device.name);
  430. s6e8ax0_platform_data.lcd_power = lcd_power;
  431. s6e8ax0_platform_data.mipi_power = mipi_power;
  432. s6e8ax0_platform_data.phy_enable = set_mipi_phy_ctrl;
  433. s6e8ax0_platform_data.lcd_panel_info = (void *)vid;
  434. exynos_mipi_dsi_register_lcd_device(&mipi_lcd_device);
  435. s6e8ax0_init();
  436. exynos_set_dsim_platform_data(&s6e8ax0_platform_data);
  437. setenv("lcdinfo", "lcd=s6e8ax0");
  438. }