start.S 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * armboot - Startup Code for SA1100 CPU
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (c) 2001 Alex Züpke <azu@sysgo.de>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <config.h>
  28. #include <version.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b reset
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. _undefined_instruction: .word undefined_instruction
  46. _software_interrupt: .word software_interrupt
  47. _prefetch_abort: .word prefetch_abort
  48. _data_abort: .word data_abort
  49. _not_used: .word not_used
  50. _irq: .word irq
  51. _fiq: .word fiq
  52. .balignl 16,0xdeadbeef
  53. /*
  54. *************************************************************************
  55. *
  56. * Startup Code (reset vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * relocate armboot to ram
  60. * setup stack
  61. * jump to second stage
  62. *
  63. *************************************************************************
  64. */
  65. /*
  66. * CFG_MEM_END is in the board dependent config-file (configs/config_BOARD.h)
  67. */
  68. _TEXT_BASE:
  69. .word TEXT_BASE
  70. .globl _armboot_start
  71. _armboot_start:
  72. .word _start
  73. /*
  74. * Note: _armboot_end_data and _armboot_end are defined
  75. * by the (board-dependent) linker script.
  76. * _armboot_end_data is the first usable FLASH address after armboot
  77. */
  78. .globl _armboot_end_data
  79. _armboot_end_data:
  80. .word armboot_end_data
  81. .globl _armboot_end
  82. _armboot_end:
  83. .word armboot_end
  84. /*
  85. * _armboot_real_end is the first usable RAM address behind armboot
  86. * and the various stacks
  87. */
  88. .globl _armboot_real_end
  89. _armboot_real_end:
  90. .word 0x0badc0de
  91. #ifdef CONFIG_USE_IRQ
  92. /* IRQ stack memory (calculated at run-time) */
  93. .globl IRQ_STACK_START
  94. IRQ_STACK_START:
  95. .word 0x0badc0de
  96. /* IRQ stack memory (calculated at run-time) */
  97. .globl FIQ_STACK_START
  98. FIQ_STACK_START:
  99. .word 0x0badc0de
  100. #endif
  101. /*
  102. * the actual reset code
  103. */
  104. reset:
  105. /*
  106. * set the cpu to SVC32 mode
  107. */
  108. mrs r0,cpsr
  109. bic r0,r0,#0x1f
  110. orr r0,r0,#0x13
  111. msr cpsr,r0
  112. /*
  113. * we do sys-critical inits only at reboot,
  114. * not when booting from ram!
  115. */
  116. #ifdef CONFIG_INIT_CRITICAL
  117. bl cpu_init_crit
  118. #endif
  119. relocate:
  120. /*
  121. * relocate armboot to RAM
  122. */
  123. adr r0, _start /* r0 <- current position of code */
  124. ldr r2, _armboot_start
  125. ldr r3, _armboot_end
  126. sub r2, r3, r2 /* r2 <- size of armboot */
  127. ldr r1, _TEXT_BASE /* r1 <- destination address */
  128. add r2, r0, r2 /* r2 <- source end address */
  129. /*
  130. * r0 = source address
  131. * r1 = target address
  132. * r2 = source end address
  133. */
  134. copy_loop:
  135. ldmia r0!, {r3-r10}
  136. stmia r1!, {r3-r10}
  137. cmp r0, r2
  138. ble copy_loop
  139. /* set up the stack */
  140. ldr r0, _armboot_end
  141. add r0, r0, #CONFIG_STACKSIZE
  142. sub sp, r0, #12 /* leave 3 words for abort-stack */
  143. ldr pc, _start_armboot
  144. _start_armboot: .word start_armboot
  145. /*
  146. *************************************************************************
  147. *
  148. * CPU_init_critical registers
  149. *
  150. * setup important registers
  151. * setup memory timing
  152. *
  153. *************************************************************************
  154. */
  155. /* Interupt-Controller base address */
  156. IC_BASE: .word 0x90050000
  157. #define ICMR 0x04
  158. /* Reset-Controller */
  159. RST_BASE: .word 0x90030000
  160. #define RSRR 0x00
  161. #define RCSR 0x04
  162. /* PWR */
  163. PWR_BASE: .word 0x90020000
  164. #define PSPR 0x08
  165. #define PPCR 0x14
  166. cpuspeed: .word CFG_CPUSPEED
  167. cpu_init_crit:
  168. /*
  169. * mask all IRQs
  170. */
  171. ldr r0, IC_BASE
  172. mov r1, #0x00
  173. str r1, [r0, #ICMR]
  174. /* set clock speed */
  175. ldr r0, PWR_BASE
  176. ldr r1, cpuspeed
  177. str r1, [r0, #PPCR]
  178. /*
  179. * before relocating, we have to setup RAM timing
  180. * because memory timing is board-dependend, you will
  181. * find a memsetup.S in your board directory.
  182. */
  183. mov ip, lr
  184. bl memsetup
  185. mov lr, ip
  186. /*
  187. * disable MMU stuff and enable I-cache
  188. */
  189. mrc p15,0,r0,c1,c0
  190. bic r0, r0, #0x00002000 @ clear bit 13 (X)
  191. bic r0, r0, #0x0000000f @ clear bits 3-0 (WCAM)
  192. orr r0, r0, #0x00001000 @ set bit 12 (I) Icache
  193. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  194. mcr p15,0,r0,c1,c0
  195. /*
  196. * flush v4 I/D caches
  197. */
  198. mov r0, #0
  199. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  200. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  201. mov pc, lr
  202. /*
  203. *************************************************************************
  204. *
  205. * Interrupt handling
  206. *
  207. *************************************************************************
  208. */
  209. @
  210. @ IRQ stack frame.
  211. @
  212. #define S_FRAME_SIZE 72
  213. #define S_OLD_R0 68
  214. #define S_PSR 64
  215. #define S_PC 60
  216. #define S_LR 56
  217. #define S_SP 52
  218. #define S_IP 48
  219. #define S_FP 44
  220. #define S_R10 40
  221. #define S_R9 36
  222. #define S_R8 32
  223. #define S_R7 28
  224. #define S_R6 24
  225. #define S_R5 20
  226. #define S_R4 16
  227. #define S_R3 12
  228. #define S_R2 8
  229. #define S_R1 4
  230. #define S_R0 0
  231. #define MODE_SVC 0x13
  232. #define I_BIT 0x80
  233. /*
  234. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  235. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  236. */
  237. .macro bad_save_user_regs
  238. sub sp, sp, #S_FRAME_SIZE
  239. stmia sp, {r0 - r12} @ Calling r0-r12
  240. add r8, sp, #S_PC
  241. ldr r2, _armboot_end
  242. add r2, r2, #CONFIG_STACKSIZE
  243. sub r2, r2, #8
  244. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  245. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  246. add r5, sp, #S_SP
  247. mov r1, lr
  248. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  249. mov r0, sp
  250. .endm
  251. .macro irq_save_user_regs
  252. sub sp, sp, #S_FRAME_SIZE
  253. stmia sp, {r0 - r12} @ Calling r0-r12
  254. add r8, sp, #S_PC
  255. stmdb r8, {sp, lr}^ @ Calling SP, LR
  256. str lr, [r8, #0] @ Save calling PC
  257. mrs r6, spsr
  258. str r6, [r8, #4] @ Save CPSR
  259. str r0, [r8, #8] @ Save OLD_R0
  260. mov r0, sp
  261. .endm
  262. .macro irq_restore_user_regs
  263. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  264. mov r0, r0
  265. ldr lr, [sp, #S_PC] @ Get PC
  266. add sp, sp, #S_FRAME_SIZE
  267. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  268. .endm
  269. .macro get_bad_stack
  270. ldr r13, _armboot_end @ setup our mode stack
  271. add r13, r13, #CONFIG_STACKSIZE @ resides at top of normal stack
  272. sub r13, r13, #8
  273. str lr, [r13] @ save caller lr / spsr
  274. mrs lr, spsr
  275. str lr, [r13, #4]
  276. mov r13, #MODE_SVC @ prepare SVC-Mode
  277. msr spsr_c, r13
  278. mov lr, pc
  279. movs pc, lr
  280. .endm
  281. .macro get_irq_stack @ setup IRQ stack
  282. ldr sp, IRQ_STACK_START
  283. .endm
  284. .macro get_fiq_stack @ setup FIQ stack
  285. ldr sp, FIQ_STACK_START
  286. .endm
  287. /*
  288. * exception handlers
  289. */
  290. .align 5
  291. undefined_instruction:
  292. get_bad_stack
  293. bad_save_user_regs
  294. bl do_undefined_instruction
  295. .align 5
  296. software_interrupt:
  297. get_bad_stack
  298. bad_save_user_regs
  299. bl do_software_interrupt
  300. .align 5
  301. prefetch_abort:
  302. get_bad_stack
  303. bad_save_user_regs
  304. bl do_prefetch_abort
  305. .align 5
  306. data_abort:
  307. get_bad_stack
  308. bad_save_user_regs
  309. bl do_data_abort
  310. .align 5
  311. not_used:
  312. get_bad_stack
  313. bad_save_user_regs
  314. bl do_not_used
  315. #ifdef CONFIG_USE_IRQ
  316. .align 5
  317. irq:
  318. get_irq_stack
  319. irq_save_user_regs
  320. bl do_irq
  321. irq_restore_user_regs
  322. .align 5
  323. fiq:
  324. get_fiq_stack
  325. /* someone ought to write a more effiction fiq_save_user_regs */
  326. irq_save_user_regs
  327. bl do_fiq
  328. irq_restore_user_regs
  329. #else
  330. .align 5
  331. irq:
  332. get_bad_stack
  333. bad_save_user_regs
  334. bl do_irq
  335. .align 5
  336. fiq:
  337. get_bad_stack
  338. bad_save_user_regs
  339. bl do_fiq
  340. #endif
  341. .align 5
  342. .globl reset_cpu
  343. reset_cpu:
  344. ldr r0, RST_BASE
  345. mov r1, #0x0 @ set bit 3-0 ...
  346. str r1, [r0, #RCSR] @ ... to clear in RCSR
  347. mov r1, #0x1
  348. str r1, [r0, #RSRR] @ and perform reset
  349. b reset_cpu @ silly, but repeat endlessly