cmd_ace.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * Copyright (c) 2004 Picture Elements, Inc.
  3. * Stephen Williams (XXXXXXXXXXXXXXXX)
  4. *
  5. * This source code is free software; you can redistribute it
  6. * and/or modify it in source code form under the terms of the GNU
  7. * General Public License as published by the Free Software
  8. * Foundation; either version 2 of the License, or (at your option)
  9. * any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA
  19. */
  20. #ident "$Id:$"
  21. /*
  22. * The Xilinx SystemACE chip support is activated by defining
  23. * CONFIG_SYSTEMACE to turn on support, and CFG_SYSTEMACE_BASE
  24. * to set the base address of the device. This code currently
  25. * assumes that the chip is connected via a byte-wide bus.
  26. *
  27. * The CONFIG_SYSTEMACE also adds to fat support the device class
  28. * "ace" that allows the user to execute "fatls ace 0" and the
  29. * like. This works by making the systemace_get_dev function
  30. * available to cmd_fat.c:get_dev and filling in a block device
  31. * description that has all the bits needed for FAT support to
  32. * read sectors.
  33. *
  34. * According to Xilinx technical support, before accessing the
  35. * SystemACE CF you need to set the following control bits:
  36. * FORCECFGMODE : 1
  37. * CFGMODE : 0
  38. * CFGSTART : 0
  39. */
  40. # include <common.h>
  41. # include <command.h>
  42. # include <systemace.h>
  43. # include <part.h>
  44. # include <asm/io.h>
  45. #ifdef CONFIG_SYSTEMACE
  46. /*
  47. * The ace_readw and writew functions read/write 16bit words, but the
  48. * offset value is the BYTE offset as most used in the Xilinx
  49. * datasheet for the SystemACE chip. The CFG_SYSTEMACE_BASE is defined
  50. * to be the base address for the chip, usually in the local
  51. * peripheral bus.
  52. */
  53. static unsigned ace_readw(unsigned offset)
  54. {
  55. #if (CFG_SYSTEMACE_WIDTH == 8)
  56. u16 temp;
  57. #if !defined(__BIG_ENDIAN)
  58. temp =((u16)readb(CFG_SYSTEMACE_BASE+offset) << 8);
  59. temp |= (u16)readb(CFG_SYSTEMACE_BASE+offset+1);
  60. #else
  61. temp = (u16)readb(CFG_SYSTEMACE_BASE+offset);
  62. temp |=((u16)readb(CFG_SYSTEMACE_BASE+offset+1) << 8);
  63. #endif
  64. return temp;
  65. #else
  66. return readw(CFG_SYSTEMACE_BASE+offset);
  67. #endif
  68. }
  69. static void ace_writew(unsigned val, unsigned offset)
  70. {
  71. #if (CFG_SYSTEMACE_WIDTH == 8)
  72. #if !defined(__BIG_ENDIAN)
  73. writeb((u8)(val>>8), CFG_SYSTEMACE_BASE+offset);
  74. writeb((u8)val, CFG_SYSTEMACE_BASE+offset+1);
  75. #else
  76. writeb((u8)val, CFG_SYSTEMACE_BASE+offset);
  77. writeb((u8)(val>>8), CFG_SYSTEMACE_BASE+offset+1);
  78. #endif
  79. #else
  80. writew(val, CFG_SYSTEMACE_BASE+offset);
  81. #endif
  82. }
  83. /* */
  84. static unsigned long systemace_read(int dev,
  85. unsigned long start,
  86. unsigned long blkcnt,
  87. unsigned long *buffer);
  88. static block_dev_desc_t systemace_dev = {0};
  89. static int get_cf_lock(void)
  90. {
  91. int retry = 10;
  92. /* CONTROLREG = LOCKREG */
  93. unsigned val=ace_readw(0x18);
  94. val|=0x0002;
  95. ace_writew((val&0xffff), 0x18);
  96. /* Wait for MPULOCK in STATUSREG[15:0] */
  97. while (! (ace_readw(0x04) & 0x0002)) {
  98. if (retry < 0)
  99. return -1;
  100. udelay(100000);
  101. retry -= 1;
  102. }
  103. return 0;
  104. }
  105. static void release_cf_lock(void)
  106. {
  107. unsigned val=ace_readw(0x18);
  108. val&=~(0x0002);
  109. ace_writew((val&0xffff), 0x18);
  110. }
  111. block_dev_desc_t * systemace_get_dev(int dev)
  112. {
  113. /* The first time through this, the systemace_dev object is
  114. not yet initialized. In that case, fill it in. */
  115. if (systemace_dev.blksz == 0) {
  116. systemace_dev.if_type = IF_TYPE_UNKNOWN;
  117. systemace_dev.part_type = PART_TYPE_UNKNOWN;
  118. systemace_dev.type = DEV_TYPE_HARDDISK;
  119. systemace_dev.blksz = 512;
  120. systemace_dev.removable = 1;
  121. systemace_dev.block_read = systemace_read;
  122. init_part(&systemace_dev);
  123. }
  124. return &systemace_dev;
  125. }
  126. /*
  127. * This function is called (by dereferencing the block_read pointer in
  128. * the dev_desc) to read blocks of data. The return value is the
  129. * number of blocks read. A zero return indicates an error.
  130. */
  131. static unsigned long systemace_read(int dev,
  132. unsigned long start,
  133. unsigned long blkcnt,
  134. unsigned long *buffer)
  135. {
  136. int retry;
  137. unsigned blk_countdown;
  138. unsigned char*dp = (unsigned char*)buffer;
  139. unsigned val;
  140. if (get_cf_lock() < 0) {
  141. unsigned status = ace_readw(0x04);
  142. /* If CFDETECT is false, card is missing. */
  143. if (! (status&0x0010)) {
  144. printf("** CompactFlash card not present. **\n");
  145. return 0;
  146. }
  147. printf("**** ACE locked away from me (STATUSREG=%04x)\n", status);
  148. return 0;
  149. }
  150. #ifdef DEBUG_SYSTEMACE
  151. printf("... systemace read %lu sectors at %lu\n", blkcnt, start);
  152. #endif
  153. retry = 2000;
  154. for (;;) {
  155. val = ace_readw(0x04);
  156. /* If CFDETECT is false, card is missing. */
  157. if (! (val & 0x0010)) {
  158. printf("**** ACE CompactFlash not found.\n");
  159. release_cf_lock();
  160. return 0;
  161. }
  162. /* If RDYFORCMD, then we are ready to go. */
  163. if (val & 0x0100)
  164. break;
  165. if (retry < 0) {
  166. printf("**** SystemACE not ready.\n");
  167. release_cf_lock();
  168. return 0;
  169. }
  170. udelay(1000);
  171. retry -= 1;
  172. }
  173. /* The SystemACE can only transfer 256 sectors at a time, so
  174. limit the current chunk of sectors. The blk_countdown
  175. variable is the number of sectors left to transfer. */
  176. blk_countdown = blkcnt;
  177. while (blk_countdown > 0) {
  178. unsigned trans = blk_countdown;
  179. if (trans > 256) trans = 256;
  180. #ifdef DEBUG_SYSTEMACE
  181. printf("... transfer %lu sector in a chunk\n", trans);
  182. #endif
  183. /* Write LBA block address */
  184. ace_writew((start>> 0) & 0xffff, 0x10);
  185. ace_writew((start>>16) & 0x00ff, 0x12);
  186. /* NOTE: in the Write Sector count below, a count of 0
  187. causes a transfer of 256, so &0xff gives the right
  188. value for whatever transfer count we want. */
  189. /* Write sector count | ReadMemCardData. */
  190. ace_writew((trans&0xff) | 0x0300, 0x14);
  191. /* Reset the configruation controller */
  192. val = ace_readw(0x18);
  193. val|=0x0080;
  194. ace_writew(val, 0x18);
  195. retry = trans * 16;
  196. while (retry > 0) {
  197. int idx;
  198. /* Wait for buffer to become ready. */
  199. while (! (ace_readw(0x04) & 0x0020)) {
  200. udelay(100);
  201. }
  202. /* Read 16 words of 2bytes from the sector buffer. */
  203. for (idx = 0 ; idx < 16 ; idx += 1) {
  204. unsigned short val = ace_readw(0x40);
  205. *dp++ = val & 0xff;
  206. *dp++ = (val>>8) & 0xff;
  207. }
  208. retry -= 1;
  209. }
  210. /* Clear the configruation controller reset */
  211. val = ace_readw(0x18);
  212. val&=~0x0080;
  213. ace_writew(val, 0x18);
  214. /* Count the blocks we transfer this time. */
  215. start += trans;
  216. blk_countdown -= trans;
  217. }
  218. release_cf_lock();
  219. return blkcnt;
  220. }
  221. #endif /* CONFIG_SYSTEMACE */