RPXlite.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. /* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
  27. * U-Boot port on RPXlite board
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. #define RPXLite_50MHz
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #undef CONFIG_MPC860
  37. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  38. #define CONFIG_RPXLITE 1
  39. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  40. #undef CONFIG_8xx_CONS_SMC2
  41. #undef CONFIG_8xx_CONS_NONE
  42. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  43. #if 0
  44. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  45. #else
  46. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  47. #endif
  48. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  49. #undef CONFIG_BOOTARGS
  50. #define CONFIG_BOOTCOMMAND \
  51. "bootp; " \
  52. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  53. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  54. "bootm"
  55. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  56. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  57. #undef CONFIG_WATCHDOG /* watchdog disabled */
  58. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  59. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  60. #include <cmd_confdefs.h>
  61. /*
  62. * Miscellaneous configurable options
  63. */
  64. #define CFG_LONGHELP /* undef to save memory */
  65. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  66. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  67. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  68. #else
  69. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  70. #endif
  71. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  72. #define CFG_MAXARGS 16 /* max number of command args */
  73. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  74. #define CFG_MEMTEST_START 0x0040000 /* memtest works on */
  75. #define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
  76. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  77. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  78. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  79. /*
  80. * Low Level Configuration Settings
  81. * (address mappings, register initial values, etc.)
  82. * You should know what you are doing if you make changes here.
  83. */
  84. /*-----------------------------------------------------------------------
  85. * Internal Memory Mapped Register
  86. */
  87. #define CFG_IMMR 0xFA200000
  88. /*-----------------------------------------------------------------------
  89. * Definitions for initial stack pointer and data area (in DPRAM)
  90. */
  91. #define CFG_INIT_RAM_ADDR CFG_IMMR
  92. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  93. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  94. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  95. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  96. /*-----------------------------------------------------------------------
  97. * Start addresses for the final memory configuration
  98. * (Set up by the startup code)
  99. * Please note that CFG_SDRAM_BASE _must_ start at 0
  100. */
  101. #define CFG_SDRAM_BASE 0x00000000
  102. #define CFG_FLASH_BASE 0xFFC00000
  103. /*%%% #define CFG_FLASH_BASE 0xFFF00000 */
  104. #if defined(DEBUG) || (CONFIG_COMMANDS & CFG_CMD_IDE)
  105. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  106. #else
  107. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  108. #endif
  109. #define CFG_MONITOR_BASE 0xFFF00000
  110. /*%%% #define CFG_MONITOR_BASE CFG_FLASH_BASE */
  111. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  112. /*
  113. * For booting Linux, the board info and command line data
  114. * have to be in the first 8 MB of memory, since this is
  115. * the maximum mapped by the Linux kernel during initialization.
  116. */
  117. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  118. /*-----------------------------------------------------------------------
  119. * FLASH organization
  120. */
  121. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  122. #define CFG_MAX_FLASH_SECT 19 /* max number of sectors on one chip */
  123. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  124. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  125. #define CFG_ENV_IS_IN_FLASH 1
  126. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  127. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  128. /*-----------------------------------------------------------------------
  129. * Cache Configuration
  130. */
  131. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  132. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  133. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  134. #endif
  135. /*-----------------------------------------------------------------------
  136. * SYPCR - System Protection Control 11-9
  137. * SYPCR can only be written once after reset!
  138. *-----------------------------------------------------------------------
  139. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  140. */
  141. #if defined(CONFIG_WATCHDOG)
  142. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  143. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  144. #else
  145. #define CFG_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  146. #endif
  147. /*-----------------------------------------------------------------------
  148. * SIUMCR - SIU Module Configuration 11-6
  149. *-----------------------------------------------------------------------
  150. * PCMCIA config., multi-function pin tri-state
  151. */
  152. #define CFG_SIUMCR (SIUMCR_MLRC10)
  153. /*-----------------------------------------------------------------------
  154. * TBSCR - Time Base Status and Control 11-26
  155. *-----------------------------------------------------------------------
  156. * Clear Reference Interrupt Status, Timebase freezing enabled
  157. */
  158. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  159. /*-----------------------------------------------------------------------
  160. * RTCSC - Real-Time Clock Status and Control Register 11-27
  161. *-----------------------------------------------------------------------
  162. */
  163. /*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  164. #define CFG_RTCSC (RTCSC_SEC | RTCSC_RTE)
  165. /*-----------------------------------------------------------------------
  166. * PISCR - Periodic Interrupt Status and Control 11-31
  167. *-----------------------------------------------------------------------
  168. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  169. */
  170. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  171. /*-----------------------------------------------------------------------
  172. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  173. *-----------------------------------------------------------------------
  174. * Reset PLL lock status sticky bit, timer expired status bit and timer
  175. * interrupt status bit
  176. *
  177. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  178. */
  179. /* up to 50 MHz we use a 1:1 clock */
  180. #define CFG_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
  181. /*-----------------------------------------------------------------------
  182. * SCCR - System Clock and reset Control Register 15-27
  183. *-----------------------------------------------------------------------
  184. * Set clock output, timebase and RTC source and divider,
  185. * power management and some other internal clocks
  186. */
  187. #define SCCR_MASK SCCR_EBDF00
  188. /* up to 50 MHz we use a 1:1 clock */
  189. #define CFG_SCCR (SCCR_COM11 | SCCR_TBS)
  190. /*-----------------------------------------------------------------------
  191. * PCMCIA stuff
  192. *-----------------------------------------------------------------------
  193. *
  194. */
  195. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  196. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  197. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  198. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  199. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  200. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  201. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  202. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  203. /*-----------------------------------------------------------------------
  204. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  205. *-----------------------------------------------------------------------
  206. */
  207. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  208. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  209. #undef CONFIG_IDE_LED /* LED for ide not supported */
  210. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  211. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  212. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  213. #define CFG_ATA_IDE0_OFFSET 0x0000
  214. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  215. /* Offset for data I/O */
  216. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  217. /* Offset for normal register accesses */
  218. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  219. /* Offset for alternate registers */
  220. #define CFG_ATA_ALT_OFFSET 0x0100
  221. /*-----------------------------------------------------------------------
  222. *
  223. *-----------------------------------------------------------------------
  224. *
  225. */
  226. /*#define CFG_DER 0x2002000F*/
  227. #define CFG_DER 0
  228. /*
  229. * Init Memory Controller:
  230. *
  231. * BR0 and OR0 (FLASH)
  232. */
  233. #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
  234. #define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
  235. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
  236. #define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
  237. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  238. #define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  239. /*
  240. * BR1 and OR1 (SDRAM)
  241. *
  242. */
  243. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  244. #define SDRAM_MAX_SIZE 0x01000000 /* max 16 MB */
  245. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  246. #define CFG_OR_TIMING_SDRAM 0x00000E00
  247. #define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  248. #define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  249. /* RPXLITE mem setting */
  250. #define CFG_BR3_PRELIM 0xFA400001 /* BCSR */
  251. #define CFG_OR3_PRELIM 0xFFFF8910
  252. #define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
  253. #define CFG_OR4_PRELIM 0xFFFE0970
  254. /*
  255. * Memory Periodic Timer Prescaler
  256. */
  257. /* periodic timer for refresh */
  258. #define CFG_MAMR_PTA 58
  259. /*
  260. * Refresh clock Prescalar
  261. */
  262. #define CFG_MPTPR MPTPR_PTP_DIV8
  263. /*
  264. * MAMR settings for SDRAM
  265. */
  266. /* 10 column SDRAM */
  267. #define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  268. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
  269. MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
  270. /*
  271. * Internal Definitions
  272. *
  273. * Boot Flags
  274. */
  275. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  276. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  277. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  278. /* Configuration variable added by yooth. */
  279. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  280. /*
  281. * BCSRx
  282. *
  283. * Board Status and Control Registers
  284. *
  285. */
  286. #define BCSR0 0xFA400000
  287. #define BCSR1 0xFA400001
  288. #define BCSR2 0xFA400002
  289. #define BCSR3 0xFA400003
  290. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  291. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  292. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  293. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  294. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  295. #define BCSR0_COLTEST 0x20
  296. #define BCSR0_ETHLPBK 0x40
  297. #define BCSR0_ETHEN 0x80
  298. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  299. #define BCSR1_PCVCTL6 0x02
  300. #define BCSR1_PCVCTL5 0x04
  301. #define BCSR1_PCVCTL4 0x08
  302. #define BCSR1_IPB5SEL 0x10
  303. #define BCSR2_ENPA5HDR 0x08 /* USB Control */
  304. #define BCSR2_ENUSBCLK 0x10
  305. #define BCSR2_USBPWREN 0x20
  306. #define BCSR2_USBSPD 0x40
  307. #define BCSR2_USBSUSP 0x80
  308. #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
  309. #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
  310. #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
  311. #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
  312. #define BCSR3_D27 0x10 /* Dip Switch settings */
  313. #define BCSR3_D26 0x20
  314. #define BCSR3_D25 0x40
  315. #define BCSR3_D24 0x80
  316. /*
  317. * Environment setting
  318. */
  319. #define CONFIG_ETHADDR 00:10:EC:00:1D:0B
  320. #define CONFIG_IPADDR 192.168.1.65
  321. #define CONFIG_SERVERIP 192.168.1.27
  322. #endif /* __CONFIG_H */