sbc8548.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563
  1. /*
  2. * Copyright 2007 Wind River Systems <www.windriver.com>
  3. * Copyright 2007 Embedded Specialties, Inc.
  4. * Copyright 2004, 2007 Freescale Semiconductor.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * sbc8548 board configuration file
  26. *
  27. * Please refer to doc/README.sbc85xx for more info.
  28. *
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /* High Level Configuration Options */
  33. #define CONFIG_BOOKE 1 /* BOOKE */
  34. #define CONFIG_E500 1 /* BOOKE e500 family */
  35. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  36. #define CONFIG_MPC8548 1 /* MPC8548 specific */
  37. #define CONFIG_SBC8548 1 /* SBC8548 board specific */
  38. #undef CONFIG_PCI /* enable any pci type devices */
  39. #undef CONFIG_PCI1 /* PCI controller 1 */
  40. #undef CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
  41. #undef CONFIG_RIO
  42. #ifdef CONFIG_PCI
  43. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  44. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  45. #endif
  46. #ifdef CONFIG_PCIE1
  47. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  48. #endif
  49. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  50. #define CONFIG_ENV_OVERWRITE
  51. #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
  52. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  53. #define CONFIG_SYS_CLK_FREQ 66000000 /* SBC8548 default SYSCLK */
  54. /*
  55. * These can be toggled for performance analysis, otherwise use default.
  56. */
  57. #define CONFIG_L2_CACHE /* toggle L2 cache */
  58. #define CONFIG_BTB /* toggle branch predition */
  59. /*
  60. * Only possible on E500 Version 2 or newer cores.
  61. */
  62. #define CONFIG_ENABLE_36BIT_PHYS 1
  63. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  64. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  65. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  66. #define CONFIG_SYS_MEMTEST_END 0x00400000
  67. /*
  68. * Base addresses -- Note these are effective addresses where the
  69. * actual resources get mapped (not physical addresses)
  70. */
  71. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  72. #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  73. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  74. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  75. #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
  76. #define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
  77. #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
  78. /* DDR Setup */
  79. #define CONFIG_FSL_DDR2
  80. #undef CONFIG_FSL_DDR_INTERACTIVE
  81. #undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  82. #undef CONFIG_DDR_SPD
  83. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  84. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  85. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  86. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  87. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  88. #define CONFIG_VERY_BIG_RAM
  89. #define CONFIG_NUM_DDR_CONTROLLERS 1
  90. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  91. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  92. /* I2C addresses of SPD EEPROMs */
  93. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  94. /*
  95. * Make sure required options are set
  96. */
  97. #ifndef CONFIG_SPD_EEPROM
  98. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
  99. #endif
  100. #undef CONFIG_CLOCKS_IN_MHZ
  101. /*
  102. * FLASH on the Local Bus
  103. * Two banks, one 8MB the other 64MB, using the CFI driver.
  104. * Boot from BR0/OR0 bank at 0xff80_0000
  105. * Alternate BR6/OR6 bank at 0xfb80_0000
  106. *
  107. * BR0:
  108. * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
  109. * Port Size = 8 bits = BRx[19:20] = 01
  110. * Use GPCM = BRx[24:26] = 000
  111. * Valid = BRx[31] = 1
  112. *
  113. * 0 4 8 12 16 20 24 28
  114. * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0
  115. *
  116. * BR6:
  117. * Base address 6 = 0xfb80_0000 = BR6[0:16] = 1111 1011 1000 0000 0
  118. * Port Size = 32 bits = BRx[19:20] = 11
  119. * Use GPCM = BRx[24:26] = 000
  120. * Valid = BRx[31] = 1
  121. *
  122. * 0 4 8 12 16 20 24 28
  123. * 1111 1011 1000 0000 0001 1000 0000 0001 = fb801801 BR6
  124. *
  125. * OR0:
  126. * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
  127. * XAM = OR0[17:18] = 11
  128. * CSNT = OR0[20] = 1
  129. * ACS = half cycle delay = OR0[21:22] = 11
  130. * SCY = 6 = OR0[24:27] = 0110
  131. * TRLX = use relaxed timing = OR0[29] = 1
  132. * EAD = use external address latch delay = OR0[31] = 1
  133. *
  134. * 0 4 8 12 16 20 24 28
  135. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0
  136. *
  137. * OR6:
  138. * Addr Mask = 64M = OR6[0:16] = 1111 1000 0000 0000 0
  139. * XAM = OR6[17:18] = 11
  140. * CSNT = OR6[20] = 1
  141. * ACS = half cycle delay = OR6[21:22] = 11
  142. * SCY = 6 = OR6[24:27] = 0110
  143. * TRLX = use relaxed timing = OR6[29] = 1
  144. * EAD = use external address latch delay = OR6[31] = 1
  145. *
  146. * 0 4 8 12 16 20 24 28
  147. * 1111 1000 0000 0000 0110 1110 0110 0101 = f8006e65 OR6
  148. */
  149. #define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
  150. #define CONFIG_SYS_ALT_FLASH 0xfb800000 /* 64MB "user" flash */
  151. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK /* start of FLASH 16M */
  152. #define CONFIG_SYS_BR0_PRELIM 0xff800801
  153. #define CONFIG_SYS_BR6_PRELIM 0xfb801801
  154. #define CONFIG_SYS_OR0_PRELIM 0xff806e65
  155. #define CONFIG_SYS_OR6_PRELIM 0xf8006e65
  156. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
  157. CONFIG_SYS_ALT_FLASH}
  158. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  159. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
  160. #undef CONFIG_SYS_FLASH_CHECKSUM
  161. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  162. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  163. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  164. #define CONFIG_FLASH_CFI_DRIVER
  165. #define CONFIG_SYS_FLASH_CFI
  166. #define CONFIG_SYS_FLASH_EMPTY_INFO
  167. /* CS5 = Local bus peripherals controlled by the EPLD */
  168. #define CONFIG_SYS_BR5_PRELIM 0xf8000801
  169. #define CONFIG_SYS_OR5_PRELIM 0xff006e65
  170. #define CONFIG_SYS_EPLD_BASE 0xf8000000
  171. #define CONFIG_SYS_LED_DISP_BASE 0xf8000000
  172. #define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
  173. #define CONFIG_SYS_BD_REV 0xf8300000
  174. #define CONFIG_SYS_EEPROM_BASE 0xf8b00000
  175. /*
  176. * SDRAM on the Local Bus (CS3 and CS4)
  177. */
  178. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  179. #define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
  180. /*
  181. * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
  182. * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
  183. *
  184. * For BR3, need:
  185. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  186. * port-size = 32-bits = BR2[19:20] = 11
  187. * no parity checking = BR2[21:22] = 00
  188. * SDRAM for MSEL = BR2[24:26] = 011
  189. * Valid = BR[31] = 1
  190. *
  191. * 0 4 8 12 16 20 24 28
  192. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  193. *
  194. */
  195. #define CONFIG_SYS_BR3_PRELIM 0xf0001861
  196. /*
  197. * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  198. *
  199. * For OR3, need:
  200. * 64MB mask for AM, OR3[0:7] = 1111 1100
  201. * XAM, OR3[17:18] = 11
  202. * 10 columns OR3[19-21] = 011
  203. * 12 rows OR3[23-25] = 011
  204. * EAD set for extra time OR[31] = 0
  205. *
  206. * 0 4 8 12 16 20 24 28
  207. * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
  208. */
  209. #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
  210. /*
  211. * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
  212. * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
  213. *
  214. * For BR4, need:
  215. * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
  216. * port-size = 32-bits = BR2[19:20] = 11
  217. * no parity checking = BR2[21:22] = 00
  218. * SDRAM for MSEL = BR2[24:26] = 011
  219. * Valid = BR[31] = 1
  220. *
  221. * 0 4 8 12 16 20 24 28
  222. * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
  223. *
  224. */
  225. #define CONFIG_SYS_BR4_PRELIM 0xf4001861
  226. /*
  227. * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  228. *
  229. * For OR4, need:
  230. * 64MB mask for AM, OR3[0:7] = 1111 1100
  231. * XAM, OR3[17:18] = 11
  232. * 10 columns OR3[19-21] = 011
  233. * 12 rows OR3[23-25] = 011
  234. * EAD set for extra time OR[31] = 0
  235. *
  236. * 0 4 8 12 16 20 24 28
  237. * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
  238. */
  239. #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0
  240. #define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
  241. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  242. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  243. #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  244. /*
  245. * Common settings for all Local Bus SDRAM commands.
  246. * At run time, either BSMA1516 (for CPU 1.1)
  247. * or BSMA1617 (for CPU 1.0) (old)
  248. * is OR'ed in too.
  249. */
  250. #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
  251. | LSDMR_PRETOACT7 \
  252. | LSDMR_ACTTORW7 \
  253. | LSDMR_BL8 \
  254. | LSDMR_WRC4 \
  255. | LSDMR_CL3 \
  256. | LSDMR_RFEN \
  257. )
  258. #define CONFIG_SYS_INIT_RAM_LOCK 1
  259. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  260. #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
  261. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
  262. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  263. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  264. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  265. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  266. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  267. /* Serial Port */
  268. #define CONFIG_CONS_INDEX 1
  269. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  270. #define CONFIG_SYS_NS16550
  271. #define CONFIG_SYS_NS16550_SERIAL
  272. #define CONFIG_SYS_NS16550_REG_SIZE 1
  273. #define CONFIG_SYS_NS16550_CLK 400000000 /* get_bus_freq(0) */
  274. #define CONFIG_SYS_BAUDRATE_TABLE \
  275. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  276. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  277. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  278. /* Use the HUSH parser */
  279. #define CONFIG_SYS_HUSH_PARSER
  280. #ifdef CONFIG_SYS_HUSH_PARSER
  281. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  282. #endif
  283. /* pass open firmware flat tree */
  284. #define CONFIG_OF_LIBFDT 1
  285. #define CONFIG_OF_BOARD_SETUP 1
  286. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  287. /*
  288. * I2C
  289. */
  290. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  291. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  292. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  293. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  294. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  295. #define CONFIG_SYS_I2C_SLAVE 0x7F
  296. #define CONFIG_SYS_I2C_OFFSET 0x3000
  297. /*
  298. * General PCI
  299. * Memory space is mapped 1-1, but I/O space must start from 0.
  300. */
  301. #define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
  302. #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
  303. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  304. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  305. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  306. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  307. #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
  308. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  309. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  310. #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
  311. #ifdef CONFIG_PCIE1
  312. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
  313. #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
  314. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
  315. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  316. #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
  317. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  318. #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
  319. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
  320. #endif
  321. #ifdef CONFIG_RIO
  322. /*
  323. * RapidIO MMU
  324. */
  325. #define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
  326. #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
  327. #endif
  328. #if defined(CONFIG_PCI)
  329. #define CONFIG_NET_MULTI
  330. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  331. #undef CONFIG_EEPRO100
  332. #undef CONFIG_TULIP
  333. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  334. #endif /* CONFIG_PCI */
  335. #if defined(CONFIG_TSEC_ENET)
  336. #ifndef CONFIG_NET_MULTI
  337. #define CONFIG_NET_MULTI 1
  338. #endif
  339. #define CONFIG_MII 1 /* MII PHY management */
  340. #define CONFIG_TSEC1 1
  341. #define CONFIG_TSEC1_NAME "eTSEC0"
  342. #define CONFIG_TSEC2 1
  343. #define CONFIG_TSEC2_NAME "eTSEC1"
  344. #undef CONFIG_MPC85XX_FEC
  345. #define TSEC1_PHY_ADDR 0x19
  346. #define TSEC2_PHY_ADDR 0x1a
  347. #define TSEC1_PHYIDX 0
  348. #define TSEC2_PHYIDX 0
  349. #define TSEC1_FLAGS TSEC_GIGABIT
  350. #define TSEC2_FLAGS TSEC_GIGABIT
  351. /* Options are: eTSEC[0-3] */
  352. #define CONFIG_ETHPRIME "eTSEC0"
  353. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  354. #endif /* CONFIG_TSEC_ENET */
  355. /*
  356. * Environment
  357. */
  358. #define CONFIG_ENV_IS_IN_FLASH 1
  359. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  360. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  361. #define CONFIG_ENV_SIZE 0x2000
  362. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  363. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  364. /*
  365. * BOOTP options
  366. */
  367. #define CONFIG_BOOTP_BOOTFILESIZE
  368. #define CONFIG_BOOTP_BOOTPATH
  369. #define CONFIG_BOOTP_GATEWAY
  370. #define CONFIG_BOOTP_HOSTNAME
  371. /*
  372. * Command line configuration.
  373. */
  374. #include <config_cmd_default.h>
  375. #define CONFIG_CMD_PING
  376. #define CONFIG_CMD_I2C
  377. #define CONFIG_CMD_MII
  378. #define CONFIG_CMD_ELF
  379. #if defined(CONFIG_PCI)
  380. #define CONFIG_CMD_PCI
  381. #endif
  382. #undef CONFIG_WATCHDOG /* watchdog disabled */
  383. /*
  384. * Miscellaneous configurable options
  385. */
  386. #define CONFIG_CMDLINE_EDITING /* undef to save memory */
  387. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  388. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  389. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  390. #if defined(CONFIG_CMD_KGDB)
  391. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  392. #else
  393. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  394. #endif
  395. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  396. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  397. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  398. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  399. /*
  400. * For booting Linux, the board info and command line data
  401. * have to be in the first 8 MB of memory, since this is
  402. * the maximum mapped by the Linux kernel during initialization.
  403. */
  404. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  405. /*
  406. * Internal Definitions
  407. *
  408. * Boot Flags
  409. */
  410. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  411. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  412. #if defined(CONFIG_CMD_KGDB)
  413. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  414. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  415. #endif
  416. /*
  417. * Environment Configuration
  418. */
  419. /* The mac addresses for all ethernet interface */
  420. #if defined(CONFIG_TSEC_ENET)
  421. #define CONFIG_HAS_ETH0
  422. #define CONFIG_ETHADDR 02:E0:0C:00:00:FD
  423. #define CONFIG_HAS_ETH1
  424. #define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD
  425. #endif
  426. #define CONFIG_IPADDR 192.168.0.55
  427. #define CONFIG_HOSTNAME sbc8548
  428. #define CONFIG_ROOTPATH /opt/eldk/ppc_85xx
  429. #define CONFIG_BOOTFILE /uImage
  430. #define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
  431. #define CONFIG_SERVERIP 192.168.0.2
  432. #define CONFIG_GATEWAYIP 192.168.0.1
  433. #define CONFIG_NETMASK 255.255.255.0
  434. #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
  435. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  436. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  437. #define CONFIG_BAUDRATE 115200
  438. #define CONFIG_EXTRA_ENV_SETTINGS \
  439. "netdev=eth0\0" \
  440. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  441. "tftpflash=tftpboot $loadaddr $uboot; " \
  442. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  443. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  444. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  445. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  446. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  447. "consoledev=ttyS0\0" \
  448. "ramdiskaddr=2000000\0" \
  449. "ramdiskfile=uRamdisk\0" \
  450. "fdtaddr=c00000\0" \
  451. "fdtfile=sbc8548.dtb\0"
  452. #define CONFIG_NFSBOOTCOMMAND \
  453. "setenv bootargs root=/dev/nfs rw " \
  454. "nfsroot=$serverip:$rootpath " \
  455. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  456. "console=$consoledev,$baudrate $othbootargs;" \
  457. "tftp $loadaddr $bootfile;" \
  458. "tftp $fdtaddr $fdtfile;" \
  459. "bootm $loadaddr - $fdtaddr"
  460. #define CONFIG_RAMBOOTCOMMAND \
  461. "setenv bootargs root=/dev/ram rw " \
  462. "console=$consoledev,$baudrate $othbootargs;" \
  463. "tftp $ramdiskaddr $ramdiskfile;" \
  464. "tftp $loadaddr $bootfile;" \
  465. "tftp $fdtaddr $fdtfile;" \
  466. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  467. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  468. #endif /* __CONFIG_H */