bc3450.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * (C) Copyright 2004-2005
  9. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  10. *
  11. * (C) Copyright 2006
  12. * Stefan Strobl, GERSYS GmbH, stefan.strobl@gersys.de
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <mpc5xxx.h>
  34. #include <pci.h>
  35. #include <netdev.h>
  36. #ifdef CONFIG_VIDEO_SM501
  37. #include <sm501.h>
  38. #endif
  39. #if defined(CONFIG_MPC5200_DDR)
  40. #include "mt46v16m16-75.h"
  41. #else
  42. #include "mt48lc16m16a2-75.h"
  43. #endif
  44. #ifdef CONFIG_RTC_MPC5200
  45. #include <rtc.h>
  46. #endif
  47. #ifdef CONFIG_PS2MULT
  48. void ps2mult_early_init(void);
  49. #endif
  50. #ifndef CONFIG_SYS_RAMBOOT
  51. static void sdram_start (int hi_addr)
  52. {
  53. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  54. /* unlock mode register */
  55. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 |
  56. hi_addr_bit;
  57. __asm__ volatile ("sync");
  58. /* precharge all banks */
  59. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
  60. hi_addr_bit;
  61. __asm__ volatile ("sync");
  62. #if SDRAM_DDR
  63. /* set mode register: extended mode */
  64. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  65. __asm__ volatile ("sync");
  66. /* set mode register: reset DLL */
  67. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  68. __asm__ volatile ("sync");
  69. #endif
  70. /* precharge all banks */
  71. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
  72. hi_addr_bit;
  73. __asm__ volatile ("sync");
  74. /* auto refresh */
  75. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 |
  76. hi_addr_bit;
  77. __asm__ volatile ("sync");
  78. /* set mode register */
  79. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  80. __asm__ volatile ("sync");
  81. /* normal operation */
  82. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  83. __asm__ volatile ("sync");
  84. }
  85. #endif
  86. /*
  87. * ATTENTION: Although partially referenced initdram does NOT make real use
  88. * use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE
  89. * is something else than 0x00000000.
  90. */
  91. phys_size_t initdram (int board_type)
  92. {
  93. ulong dramsize = 0;
  94. ulong dramsize2 = 0;
  95. #ifndef CONFIG_SYS_RAMBOOT
  96. ulong test1, test2;
  97. /* setup SDRAM chip selects */
  98. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001c; /* 512MB at 0x0 */
  99. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x40000000; /* disabled */
  100. __asm__ volatile ("sync");
  101. /* setup config registers */
  102. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  103. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  104. __asm__ volatile ("sync");
  105. #if SDRAM_DDR
  106. /* set tap delay */
  107. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  108. __asm__ volatile ("sync");
  109. #endif
  110. /* find RAM size using SDRAM CS0 only */
  111. sdram_start(0);
  112. test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x20000000);
  113. sdram_start(1);
  114. test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x20000000);
  115. if (test1 > test2) {
  116. sdram_start(0);
  117. dramsize = test1;
  118. } else {
  119. dramsize = test2;
  120. }
  121. /* memory smaller than 1MB is impossible */
  122. if (dramsize < (1 << 20)) {
  123. dramsize = 0;
  124. }
  125. /* set SDRAM CS0 size according to the amount of RAM found */
  126. if (dramsize > 0) {
  127. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 +
  128. __builtin_ffs(dramsize >> 20) - 1;
  129. } else {
  130. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  131. }
  132. /* let SDRAM CS1 start right after CS0 */
  133. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001c; /* 512MB */
  134. /* find RAM size using SDRAM CS1 only */
  135. sdram_start(0);
  136. test1 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x20000000);
  137. sdram_start(1);
  138. test2 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x20000000);
  139. if (test1 > test2) {
  140. sdram_start(0);
  141. dramsize2 = test1;
  142. } else {
  143. dramsize2 = test2;
  144. }
  145. /* memory smaller than 1MB is impossible */
  146. if (dramsize2 < (1 << 20)) {
  147. dramsize2 = 0;
  148. }
  149. /* set SDRAM CS1 size according to the amount of RAM found */
  150. if (dramsize2 > 0) {
  151. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  152. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  153. } else {
  154. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  155. }
  156. #else /* CONFIG_SYS_RAMBOOT */
  157. /* retrieve size of memory connected to SDRAM CS0 */
  158. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  159. if (dramsize >= 0x13) {
  160. dramsize = (1 << (dramsize - 0x13)) << 20;
  161. } else {
  162. dramsize = 0;
  163. }
  164. /* retrieve size of memory connected to SDRAM CS1 */
  165. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  166. if (dramsize2 >= 0x13) {
  167. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  168. } else {
  169. dramsize2 = 0;
  170. }
  171. #endif /* CONFIG_SYS_RAMBOOT */
  172. return dramsize;
  173. }
  174. int checkboard (void)
  175. {
  176. #if defined (CONFIG_TQM5200)
  177. puts ("Board: TQM5200 (TQ-Components GmbH)\n");
  178. #endif
  179. #if defined (CONFIG_BC3450)
  180. puts ("Dev: GERSYS BC3450\n");
  181. #endif
  182. return 0;
  183. }
  184. void flash_preinit(void)
  185. {
  186. /*
  187. * Now, when we are in RAM, enable flash write
  188. * access for detection process.
  189. * Note that CS_BOOT cannot be cleared when
  190. * executing in flash.
  191. */
  192. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  193. }
  194. #ifdef CONFIG_PCI
  195. static struct pci_controller hose;
  196. extern void pci_mpc5xxx_init(struct pci_controller *);
  197. void pci_init_board(void)
  198. {
  199. pci_mpc5xxx_init(&hose);
  200. }
  201. #endif
  202. #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
  203. void init_ide_reset (void)
  204. {
  205. debug ("init_ide_reset\n");
  206. /* Configure PSC1_4 as GPIO output for ATA reset */
  207. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
  208. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
  209. }
  210. void ide_set_reset (int idereset)
  211. {
  212. debug ("ide_reset(%d)\n", idereset);
  213. if (idereset) {
  214. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
  215. } else {
  216. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  217. }
  218. }
  219. #endif
  220. #ifdef CONFIG_POST
  221. /*
  222. * Reads GPIO pin PSC6_3. A keypress is reported, if PSC6_3 is low. If PSC6_3
  223. * is left open, no keypress is detected.
  224. */
  225. int post_hotkeys_pressed(void)
  226. {
  227. struct mpc5xxx_gpio *gpio;
  228. gpio = (struct mpc5xxx_gpio*) MPC5XXX_GPIO;
  229. /*
  230. * Configure PSC6_1 and PSC6_3 as GPIO. PSC6 then couldn't be used in
  231. * CODEC or UART mode. Consumer IrDA should still be possible.
  232. */
  233. gpio->port_config &= ~(0x07000000);
  234. gpio->port_config |= 0x03000000;
  235. /* Enable GPIO for GPIO_IRDA_1 (IR_USB_CLK pin) = PSC6_3 */
  236. gpio->simple_gpioe |= 0x20000000;
  237. /* Configure GPIO_IRDA_1 as input */
  238. gpio->simple_ddr &= ~(0x20000000);
  239. return ((gpio->simple_ival & 0x20000000) ? 0 : 1);
  240. }
  241. #endif
  242. #if defined(CONFIG_POST) || defined(CONFIG_LOGBUFFER)
  243. void post_word_store (ulong a)
  244. {
  245. volatile ulong *save_addr =
  246. (volatile ulong *)(MPC5XXX_SRAM + MPC5XXX_SRAM_POST_SIZE);
  247. *save_addr = a;
  248. }
  249. ulong post_word_load (void)
  250. {
  251. volatile ulong *save_addr =
  252. (volatile ulong *)(MPC5XXX_SRAM + MPC5XXX_SRAM_POST_SIZE);
  253. return *save_addr;
  254. }
  255. #endif /* CONFIG_POST || CONFIG_LOGBUFFER*/
  256. #ifdef CONFIG_BOARD_EARLY_INIT_R
  257. int board_early_init_r (void)
  258. {
  259. #ifdef CONFIG_RTC_MPC5200
  260. struct rtc_time t;
  261. /* set to Wed Dec 31 19:00:00 1969 */
  262. t.tm_sec = t.tm_min = 0;
  263. t.tm_hour = 19;
  264. t.tm_mday = 31;
  265. t.tm_mon = 12;
  266. t.tm_year = 1969;
  267. t.tm_wday = 3;
  268. rtc_set(&t);
  269. #endif /* CONFIG_RTC_MPC5200 */
  270. #ifdef CONFIG_PS2MULT
  271. ps2mult_early_init();
  272. #endif /* CONFIG_PS2MULT */
  273. return (0);
  274. }
  275. #endif /* CONFIG_BOARD_EARLY_INIT_R */
  276. int last_stage_init (void)
  277. {
  278. /*
  279. * auto scan for really existing devices and re-set chip select
  280. * configuration.
  281. */
  282. u16 save, tmp;
  283. int restore;
  284. /*
  285. * Check for SRAM and SRAM size
  286. */
  287. /* save original SRAM content */
  288. save = *(volatile u16 *)CONFIG_SYS_CS2_START;
  289. restore = 1;
  290. /* write test pattern to SRAM */
  291. *(volatile u16 *)CONFIG_SYS_CS2_START = 0xA5A5;
  292. __asm__ volatile ("sync");
  293. /*
  294. * Put a different pattern on the data lines: otherwise they may float
  295. * long enough to read back what we wrote.
  296. */
  297. tmp = *(volatile u16 *)CONFIG_SYS_FLASH_BASE;
  298. if (tmp == 0xA5A5)
  299. puts ("!! possible error in SRAM detection\n");
  300. if (*(volatile u16 *)CONFIG_SYS_CS2_START != 0xA5A5) {
  301. /* no SRAM at all, disable cs */
  302. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 18);
  303. *(vu_long *)MPC5XXX_CS2_START = 0x0000FFFF;
  304. *(vu_long *)MPC5XXX_CS2_STOP = 0x0000FFFF;
  305. restore = 0;
  306. __asm__ volatile ("sync");
  307. } else if (*(volatile u16 *)(CONFIG_SYS_CS2_START + (1<<19)) == 0xA5A5) {
  308. /* make sure that we access a mirrored address */
  309. *(volatile u16 *)CONFIG_SYS_CS2_START = 0x1111;
  310. __asm__ volatile ("sync");
  311. if (*(volatile u16 *)(CONFIG_SYS_CS2_START + (1<<19)) == 0x1111) {
  312. /* SRAM size = 512 kByte */
  313. *(vu_long *)MPC5XXX_CS2_STOP = STOP_REG(CONFIG_SYS_CS2_START,
  314. 0x80000);
  315. __asm__ volatile ("sync");
  316. puts ("SRAM: 512 kB\n");
  317. }
  318. else
  319. puts ("!! possible error in SRAM detection\n");
  320. } else {
  321. puts ("SRAM: 1 MB\n");
  322. }
  323. /* restore origianl SRAM content */
  324. if (restore) {
  325. *(volatile u16 *)CONFIG_SYS_CS2_START = save;
  326. __asm__ volatile ("sync");
  327. }
  328. /*
  329. * Check for Grafic Controller
  330. */
  331. /* save origianl FB content */
  332. save = *(volatile u16 *)CONFIG_SYS_CS1_START;
  333. restore = 1;
  334. /* write test pattern to FB memory */
  335. *(volatile u16 *)CONFIG_SYS_CS1_START = 0xA5A5;
  336. __asm__ volatile ("sync");
  337. /*
  338. * Put a different pattern on the data lines: otherwise they may float
  339. * long enough to read back what we wrote.
  340. */
  341. tmp = *(volatile u16 *)CONFIG_SYS_FLASH_BASE;
  342. if (tmp == 0xA5A5)
  343. puts ("!! possible error in grafic controller detection\n");
  344. if (*(volatile u16 *)CONFIG_SYS_CS1_START != 0xA5A5) {
  345. /* no grafic controller at all, disable cs */
  346. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 17);
  347. *(vu_long *)MPC5XXX_CS1_START = 0x0000FFFF;
  348. *(vu_long *)MPC5XXX_CS1_STOP = 0x0000FFFF;
  349. restore = 0;
  350. __asm__ volatile ("sync");
  351. } else {
  352. puts ("VGA: SMI501 (Voyager) with 8 MB\n");
  353. }
  354. /* restore origianl FB content */
  355. if (restore) {
  356. *(volatile u16 *)CONFIG_SYS_CS1_START = save;
  357. __asm__ volatile ("sync");
  358. }
  359. return 0;
  360. }
  361. #ifdef CONFIG_VIDEO_SM501
  362. #define DISPLAY_WIDTH 640
  363. #define DISPLAY_HEIGHT 480
  364. #ifdef CONFIG_VIDEO_SM501_8BPP
  365. #error CONFIG_VIDEO_SM501_8BPP not supported.
  366. #endif /* CONFIG_VIDEO_SM501_8BPP */
  367. #ifdef CONFIG_VIDEO_SM501_16BPP
  368. #error CONFIG_VIDEO_SM501_16BPP not supported.
  369. #endif /* CONFIG_VIDEO_SM501_16BPP */
  370. #ifdef CONFIG_VIDEO_SM501_32BPP
  371. static const SMI_REGS init_regs [] =
  372. {
  373. #if defined (CONFIG_BC3450_FP) && !defined (CONFIG_BC3450_CRT)
  374. /* FP only */
  375. {0x00004, 0x0},
  376. {0x00048, 0x00021807},
  377. {0x0004C, 0x091a0a01},
  378. {0x00054, 0x1},
  379. {0x00040, 0x00021807},
  380. {0x00044, 0x091a0a01},
  381. {0x00054, 0x0},
  382. {0x80000, 0x01013106},
  383. {0x80004, 0xc428bb17},
  384. {0x80000, 0x03013106},
  385. {0x8000C, 0x00000000},
  386. {0x80010, 0x0a000a00},
  387. {0x80014, 0x02800000},
  388. {0x80018, 0x01e00000},
  389. {0x8001C, 0x00000000},
  390. {0x80020, 0x01e00280},
  391. {0x80024, 0x02fa027f},
  392. {0x80028, 0x004a028b},
  393. {0x8002C, 0x020c01df},
  394. {0x80030, 0x000201e9},
  395. {0x80200, 0x00010200},
  396. {0x80000, 0x0f013106},
  397. #elif defined (CONFIG_BC3450_CRT) && !defined (CONFIG_BC3450_FP)
  398. /* CRT only */
  399. {0x00004, 0x0},
  400. {0x00048, 0x00021807},
  401. {0x0004C, 0x10090a01},
  402. {0x00054, 0x1},
  403. {0x00040, 0x00021807},
  404. {0x00044, 0x10090a01},
  405. {0x00054, 0x0},
  406. {0x80200, 0x00010000},
  407. {0x80204, 0x0},
  408. {0x80208, 0x0A000A00},
  409. {0x8020C, 0x02fa027f},
  410. {0x80210, 0x004a028b},
  411. {0x80214, 0x020c01df},
  412. {0x80218, 0x000201e9},
  413. {0x80200, 0x00013306},
  414. #else /* panel + CRT */
  415. {0x00004, 0x0},
  416. {0x00048, 0x00021807},
  417. {0x0004C, 0x091a0a01},
  418. {0x00054, 0x1},
  419. {0x00040, 0x00021807},
  420. {0x00044, 0x091a0a01},
  421. {0x00054, 0x0},
  422. {0x80000, 0x0f013106},
  423. {0x80004, 0xc428bb17},
  424. {0x8000C, 0x00000000},
  425. {0x80010, 0x0a000a00},
  426. {0x80014, 0x02800000},
  427. {0x80018, 0x01e00000},
  428. {0x8001C, 0x00000000},
  429. {0x80020, 0x01e00280},
  430. {0x80024, 0x02fa027f},
  431. {0x80028, 0x004a028b},
  432. {0x8002C, 0x020c01df},
  433. {0x80030, 0x000201e9},
  434. {0x80200, 0x00010000},
  435. #endif
  436. {0, 0}
  437. };
  438. #endif /* CONFIG_VIDEO_SM501_32BPP */
  439. #ifdef CONFIG_CONSOLE_EXTRA_INFO
  440. /*
  441. * Return text to be printed besides the logo.
  442. */
  443. void video_get_info_str (int line_number, char *info)
  444. {
  445. if (line_number == 1) {
  446. #if defined (CONFIG_TQM5200)
  447. strcpy (info, " Board: TQM5200 (TQ-Components GmbH)");
  448. #else
  449. #error No supported board selected
  450. #endif /* CONFIG_TQM5200 */
  451. #if defined (CONFIG_BC3450)
  452. } else if (line_number == 2) {
  453. strcpy (info, " Dev: GERSYS BC3450");
  454. #endif /* CONFIG_BC3450 */
  455. }
  456. else {
  457. info [0] = '\0';
  458. }
  459. }
  460. #endif
  461. /*
  462. * Returns SM501 register base address. First thing called in the
  463. * driver. Checks if SM501 is physically present.
  464. */
  465. unsigned int board_video_init (void)
  466. {
  467. u16 save, tmp;
  468. int restore, ret;
  469. /*
  470. * Check for Grafic Controller
  471. */
  472. /* save origianl FB content */
  473. save = *(volatile u16 *)CONFIG_SYS_CS1_START;
  474. restore = 1;
  475. /* write test pattern to FB memory */
  476. *(volatile u16 *)CONFIG_SYS_CS1_START = 0xA5A5;
  477. __asm__ volatile ("sync");
  478. /*
  479. * Put a different pattern on the data lines: otherwise they may float
  480. * long enough to read back what we wrote.
  481. */
  482. tmp = *(volatile u16 *)CONFIG_SYS_FLASH_BASE;
  483. if (tmp == 0xA5A5)
  484. puts ("!! possible error in grafic controller detection\n");
  485. if (*(volatile u16 *)CONFIG_SYS_CS1_START != 0xA5A5) {
  486. /* no grafic controller found */
  487. restore = 0;
  488. ret = 0;
  489. } else {
  490. ret = SM501_MMIO_BASE;
  491. }
  492. if (restore) {
  493. *(volatile u16 *)CONFIG_SYS_CS1_START = save;
  494. __asm__ volatile ("sync");
  495. }
  496. return ret;
  497. }
  498. /*
  499. * Returns SM501 framebuffer address
  500. */
  501. unsigned int board_video_get_fb (void)
  502. {
  503. return SM501_FB_BASE;
  504. }
  505. /*
  506. * Called after initializing the SM501 and before clearing the screen.
  507. */
  508. void board_validate_screen (unsigned int base)
  509. {
  510. }
  511. /*
  512. * Return a pointer to the initialization sequence.
  513. */
  514. const SMI_REGS *board_get_regs (void)
  515. {
  516. return init_regs;
  517. }
  518. int board_get_width (void)
  519. {
  520. return DISPLAY_WIDTH;
  521. }
  522. int board_get_height (void)
  523. {
  524. return DISPLAY_HEIGHT;
  525. }
  526. #endif /* CONFIG_VIDEO_SM501 */
  527. int board_eth_init(bd_t *bis)
  528. {
  529. cpu_eth_init(bis); /* Built in FEC comes first */
  530. return pci_eth_init(bis);
  531. }