TQM823M.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * (C) Copyright 2000-2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_TQM823M 1 /* ...on a TQM8xxM module */
  34. #ifdef CONFIG_LCD /* with LCD controller ? */
  35. /* #define CONFIG_NEC_NL6448BC20 1 / * use NEC NL6448BC20 display */
  36. #endif
  37. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  38. #undef CONFIG_8xx_CONS_SMC2
  39. #undef CONFIG_8xx_CONS_NONE
  40. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  41. #define CONFIG_BOOTCOUNT_LIMIT
  42. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  43. #define CONFIG_BOARD_TYPES 1 /* support board types */
  44. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  45. #undef CONFIG_BOOTARGS
  46. #define CONFIG_EXTRA_ENV_SETTINGS \
  47. "netdev=eth0\0" \
  48. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  49. "nfsroot=$(serverip):$(rootpath)\0" \
  50. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  51. "addip=setenv bootargs $(bootargs) " \
  52. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  53. ":$(hostname):$(netdev):off panic=1\0" \
  54. "flash_nfs=run nfsargs addip;" \
  55. "bootm $(kernel_addr)\0" \
  56. "flash_self=run ramargs addip;" \
  57. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  58. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  59. "rootpath=/opt/eldk/ppc_8xx\0" \
  60. "bootfile=/tftpboot/TQM823M/uImage\0" \
  61. "kernel_addr=40080000\0" \
  62. "ramdisk_addr=40180000\0" \
  63. ""
  64. #define CONFIG_BOOTCOMMAND "run flash_self"
  65. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  66. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  67. #undef CONFIG_WATCHDOG /* watchdog disabled */
  68. #ifdef CONFIG_LCD
  69. # undef CONFIG_STATUS_LED /* disturbs display */
  70. #else
  71. # define CONFIG_STATUS_LED 1 /* Status LED enabled */
  72. #endif /* CONFIG_LCD */
  73. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  74. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  75. #define CONFIG_MAC_PARTITION
  76. #define CONFIG_DOS_PARTITION
  77. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  78. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  79. CFG_CMD_ASKENV | \
  80. CFG_CMD_DHCP | \
  81. CFG_CMD_IDE | \
  82. CFG_CMD_DATE )
  83. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  84. #include <cmd_confdefs.h>
  85. /*
  86. * Miscellaneous configurable options
  87. */
  88. #define CFG_LONGHELP /* undef to save memory */
  89. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  90. #if 0
  91. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  92. #endif
  93. #ifdef CFG_HUSH_PARSER
  94. #define CFG_PROMPT_HUSH_PS2 "> "
  95. #endif
  96. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  97. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  98. #else
  99. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  100. #endif
  101. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  102. #define CFG_MAXARGS 16 /* max number of command args */
  103. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  104. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  105. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  106. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  107. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  108. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  109. /*
  110. * Low Level Configuration Settings
  111. * (address mappings, register initial values, etc.)
  112. * You should know what you are doing if you make changes here.
  113. */
  114. /*-----------------------------------------------------------------------
  115. * Internal Memory Mapped Register
  116. */
  117. #define CFG_IMMR 0xFFF00000
  118. /*-----------------------------------------------------------------------
  119. * Definitions for initial stack pointer and data area (in DPRAM)
  120. */
  121. #define CFG_INIT_RAM_ADDR CFG_IMMR
  122. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  123. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  124. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  125. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  126. /*-----------------------------------------------------------------------
  127. * Start addresses for the final memory configuration
  128. * (Set up by the startup code)
  129. * Please note that CFG_SDRAM_BASE _must_ start at 0
  130. */
  131. #define CFG_SDRAM_BASE 0x00000000
  132. #define CFG_FLASH_BASE 0x40000000
  133. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  134. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  135. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  136. /*
  137. * For booting Linux, the board info and command line data
  138. * have to be in the first 8 MB of memory, since this is
  139. * the maximum mapped by the Linux kernel during initialization.
  140. */
  141. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  142. /*-----------------------------------------------------------------------
  143. * FLASH organization
  144. */
  145. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  146. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  147. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  148. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  149. #define CFG_ENV_IS_IN_FLASH 1
  150. #define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  151. #define CFG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
  152. #define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  153. /* Address and size of Redundant Environment Sector */
  154. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
  155. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  156. /*-----------------------------------------------------------------------
  157. * Hardware Information Block
  158. */
  159. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  160. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  161. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  162. /*-----------------------------------------------------------------------
  163. * Cache Configuration
  164. */
  165. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  166. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  167. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  168. #endif
  169. /*-----------------------------------------------------------------------
  170. * SYPCR - System Protection Control 11-9
  171. * SYPCR can only be written once after reset!
  172. *-----------------------------------------------------------------------
  173. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  174. */
  175. #if defined(CONFIG_WATCHDOG)
  176. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  177. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  178. #else
  179. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  180. #endif
  181. /*-----------------------------------------------------------------------
  182. * SIUMCR - SIU Module Configuration 11-6
  183. *-----------------------------------------------------------------------
  184. * PCMCIA config., multi-function pin tri-state
  185. */
  186. #ifndef CONFIG_CAN_DRIVER
  187. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  188. #else /* we must activate GPL5 in the SIUMCR for CAN */
  189. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  190. #endif /* CONFIG_CAN_DRIVER */
  191. /*-----------------------------------------------------------------------
  192. * TBSCR - Time Base Status and Control 11-26
  193. *-----------------------------------------------------------------------
  194. * Clear Reference Interrupt Status, Timebase freezing enabled
  195. */
  196. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  197. /*-----------------------------------------------------------------------
  198. * RTCSC - Real-Time Clock Status and Control Register 11-27
  199. *-----------------------------------------------------------------------
  200. */
  201. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  202. /*-----------------------------------------------------------------------
  203. * PISCR - Periodic Interrupt Status and Control 11-31
  204. *-----------------------------------------------------------------------
  205. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  206. */
  207. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  208. /*-----------------------------------------------------------------------
  209. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  210. *-----------------------------------------------------------------------
  211. * Reset PLL lock status sticky bit, timer expired status bit and timer
  212. * interrupt status bit
  213. *
  214. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  215. */
  216. #ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  217. #define CFG_PLPRCR \
  218. ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  219. #else /* up to 66 MHz we use a 1:1 clock */
  220. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  221. #endif /* CONFIG_80MHz */
  222. /*-----------------------------------------------------------------------
  223. * SCCR - System Clock and reset Control Register 15-27
  224. *-----------------------------------------------------------------------
  225. * Set clock output, timebase and RTC source and divider,
  226. * power management and some other internal clocks
  227. */
  228. #define SCCR_MASK SCCR_EBDF11
  229. #ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  230. #define CFG_SCCR (/* SCCR_TBS | */ \
  231. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  232. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  233. SCCR_DFALCD00)
  234. #else /* up to 66 MHz we use a 1:1 clock */
  235. #define CFG_SCCR (SCCR_TBS | \
  236. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  237. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  238. SCCR_DFALCD00)
  239. #endif /* CONFIG_80MHz */
  240. /*-----------------------------------------------------------------------
  241. * PCMCIA stuff
  242. *-----------------------------------------------------------------------
  243. *
  244. */
  245. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  246. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  247. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  248. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  249. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  250. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  251. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  252. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  253. /*-----------------------------------------------------------------------
  254. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  255. *-----------------------------------------------------------------------
  256. */
  257. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  258. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  259. #undef CONFIG_IDE_LED /* LED for ide not supported */
  260. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  261. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  262. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  263. #define CFG_ATA_IDE0_OFFSET 0x0000
  264. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  265. /* Offset for data I/O */
  266. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  267. /* Offset for normal register accesses */
  268. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  269. /* Offset for alternate registers */
  270. #define CFG_ATA_ALT_OFFSET 0x0100
  271. /*-----------------------------------------------------------------------
  272. *
  273. *-----------------------------------------------------------------------
  274. *
  275. */
  276. #define CFG_DER 0
  277. /*
  278. * Init Memory Controller:
  279. *
  280. * BR0/1 and OR0/1 (FLASH)
  281. */
  282. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  283. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  284. /* used to re-map FLASH both when starting from SRAM or FLASH:
  285. * restrict access enough to keep SRAM working (if any)
  286. * but not too much to meddle with FLASH accesses
  287. */
  288. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  289. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  290. /*
  291. * FLASH timing:
  292. */
  293. #if defined(CONFIG_80MHz)
  294. /* 80 MHz CPU - 40 MHz bus: ACS = 00, TRLX = 0, CSNT = 1, SCY = 3, EHTR = 1 */
  295. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | 0 | OR_CSNT_SAM | \
  296. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  297. #elif defined(CONFIG_66MHz)
  298. /* 66 MHz CPU - 66 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 1 */
  299. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  300. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  301. #else /* 50 MHz */
  302. /* 50 MHz CPU - 50 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 2, EHTR = 1 */
  303. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  304. OR_SCY_2_CLK | OR_EHTR | OR_BI)
  305. #endif /*CONFIG_??MHz */
  306. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  307. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  308. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  309. #define CFG_OR1_REMAP CFG_OR0_REMAP
  310. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  311. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  312. /*
  313. * BR2/3 and OR2/3 (SDRAM)
  314. *
  315. */
  316. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  317. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  318. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  319. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  320. #define CFG_OR_TIMING_SDRAM 0x00000A00
  321. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  322. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  323. #ifndef CONFIG_CAN_DRIVER
  324. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  325. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  326. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  327. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  328. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  329. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  330. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  331. BR_PS_8 | BR_MS_UPMB | BR_V )
  332. #endif /* CONFIG_CAN_DRIVER */
  333. /*
  334. * Memory Periodic Timer Prescaler
  335. *
  336. * The Divider for PTA (refresh timer) configuration is based on an
  337. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  338. * the number of chip selects (NCS) and the actually needed refresh
  339. * rate is done by setting MPTPR.
  340. *
  341. * PTA is calculated from
  342. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  343. *
  344. * gclk CPU clock (not bus clock!)
  345. * Trefresh Refresh cycle * 4 (four word bursts used)
  346. *
  347. * 4096 Rows from SDRAM example configuration
  348. * 1000 factor s -> ms
  349. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  350. * 4 Number of refresh cycles per period
  351. * 64 Refresh cycle in ms per number of rows
  352. * --------------------------------------------
  353. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  354. *
  355. * 50 MHz => 50.000.000 / Divider = 98
  356. * 66 Mhz => 66.000.000 / Divider = 129
  357. * 80 Mhz => 80.000.000 / Divider = 156
  358. */
  359. #if defined(CONFIG_80MHz)
  360. #define CFG_MAMR_PTA 156
  361. #elif defined(CONFIG_66MHz)
  362. #define CFG_MAMR_PTA 129
  363. #else /* 50 MHz */
  364. #define CFG_MAMR_PTA 98
  365. #endif /*CONFIG_??MHz */
  366. /*
  367. * For 16 MBit, refresh rates could be 31.3 us
  368. * (= 64 ms / 2K = 125 / quad bursts).
  369. * For a simpler initialization, 15.6 us is used instead.
  370. *
  371. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  372. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  373. */
  374. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  375. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  376. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  377. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  378. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  379. /*
  380. * MAMR settings for SDRAM
  381. */
  382. /* 8 column SDRAM */
  383. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  384. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  385. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  386. /* 9 column SDRAM */
  387. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  388. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  389. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  390. /*
  391. * Internal Definitions
  392. *
  393. * Boot Flags
  394. */
  395. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  396. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  397. #endif /* __CONFIG_H */