cm-bf527.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /*
  2. * U-boot - Configuration file for CM-BF527 board
  3. */
  4. #ifndef __CONFIG_CM_BF527_H__
  5. #define __CONFIG_CM_BF527_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_CPU bf527-0.0
  11. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_PARA
  12. /*
  13. * Clock Settings
  14. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  15. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  16. */
  17. /* CONFIG_CLKIN_HZ is any value in Hz */
  18. #define CONFIG_CLKIN_HZ 25000000
  19. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  20. /* 1 = CLKIN / 2 */
  21. #define CONFIG_CLKIN_HALF 0
  22. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  23. /* 1 = bypass PLL */
  24. #define CONFIG_PLL_BYPASS 0
  25. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  26. /* Values can range from 0-63 (where 0 means 64) */
  27. #define CONFIG_VCO_MULT 21
  28. /* CCLK_DIV controls the core clock divider */
  29. /* Values can be 1, 2, 4, or 8 ONLY */
  30. #define CONFIG_CCLK_DIV 1
  31. /* SCLK_DIV controls the system clock divider */
  32. /* Values can range from 1-15 */
  33. #define CONFIG_SCLK_DIV 4
  34. /* Decrease core voltage */
  35. #define CONFIG_VR_CTL_VAL (VLEV_120 | CLKBUFOE | FREQ_1000)
  36. /*
  37. * Memory Settings
  38. */
  39. #define CONFIG_MEM_ADD_WDTH 9
  40. #define CONFIG_MEM_SIZE 32
  41. #define CONFIG_EBIU_SDRRC_VAL 0x3f8
  42. #define CONFIG_EBIU_SDGCTL_VAL 0x9111cd
  43. #define CONFIG_EBIU_AMGCTL_VAL (AMBEN_ALL)
  44. #define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_7 | B1RAT_11 | B1HT_2 | B1ST_3 | B0WAT_7 | B0RAT_11 | B0HT_2 | B0ST_3)
  45. #define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_7 | B3RAT_11 | B3HT_2 | B3ST_3 | B2WAT_7 | B2RAT_11 | B2HT_2 | B2ST_3)
  46. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
  47. #define CONFIG_SYS_MALLOC_LEN (128 * 1024)
  48. /*
  49. * NAND Settings
  50. * (can't be used sametime as ethernet)
  51. */
  52. /* #define CONFIG_BFIN_NFC */
  53. #ifdef CONFIG_BFIN_NFC
  54. #define CONFIG_BFIN_NFC_CTL_VAL 0x0033
  55. #define CONFIG_SYS_NAND_BASE 0 /* not actually used */
  56. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  57. #define NAND_MAX_CHIPS 1
  58. #define CONFIG_CMD_NAND
  59. #endif
  60. /*
  61. * Network Settings
  62. */
  63. #if !defined(__ADSPBF522__) && !defined(__ADSPBF523__) && \
  64. !defined(__ADSPBF524__) && !defined(__ADSPBF525__) && !defined(CONFIG_BFIN_NFC)
  65. #define ADI_CMDS_NETWORK 1
  66. #define CONFIG_BFIN_MAC
  67. #define CONFIG_RMII
  68. #define CONFIG_NETCONSOLE 1
  69. #define CONFIG_NET_MULTI 1
  70. #endif
  71. #define CONFIG_HOSTNAME cm-bf527
  72. /* Uncomment next line to use fixed MAC address */
  73. /* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */
  74. /*
  75. * Flash Settings
  76. */
  77. #define CONFIG_FLASH_CFI_DRIVER
  78. #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
  79. #define CONFIG_SYS_FLASH_BASE 0x20000000
  80. #define CONFIG_SYS_FLASH_CFI
  81. #define CONFIG_SYS_FLASH_PROTECTION
  82. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  83. #define CONFIG_SYS_MAX_FLASH_SECT 67
  84. /*
  85. * Env Storage Settings
  86. */
  87. #define CONFIG_ENV_IS_IN_FLASH 1
  88. #define CONFIG_ENV_ADDR 0x20008000
  89. #define CONFIG_ENV_OFFSET 0x8000
  90. #define CONFIG_ENV_SIZE 0x8000
  91. #define CONFIG_ENV_SECT_SIZE 0x8000
  92. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  93. /*
  94. * I2C Settings
  95. */
  96. #define CONFIG_BFIN_TWI_I2C 1
  97. #define CONFIG_HARD_I2C 1
  98. #define CONFIG_SYS_I2C_SPEED 50000
  99. #define CONFIG_SYS_I2C_SLAVE 0
  100. /*
  101. * Misc Settings
  102. */
  103. #define CONFIG_BAUDRATE 115200
  104. #define CONFIG_MISC_INIT_R
  105. #define CONFIG_RTC_BFIN
  106. #define CONFIG_UART_CONSOLE 0
  107. #define CONFIG_BOOTCOMMAND "run flashboot"
  108. #define FLASHBOOT_ENV_SETTINGS \
  109. "flashboot=flread 20040000 1000000 300000;" \
  110. "bootm 0x1000000\0"
  111. /*
  112. * Pull in common ADI header for remaining command/environment setup
  113. */
  114. #include <configs/bfin_adi_common.h>
  115. #endif