dlvision-10g.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * (C) Copyright 2010
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. #define CONFIG_405EP 1 /* this is a PPC405 CPU */
  26. #define CONFIG_4xx 1 /* member of PPC4xx family */
  27. #define CONFIG_DLVISION_10G 1 /* on a DLVision-10G board */
  28. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  29. /*
  30. * Include common defines/options for all AMCC eval boards
  31. */
  32. #define CONFIG_HOSTNAME dlvsion-10g
  33. #define CONFIG_IDENT_STRING " dlvision-10g 0.01"
  34. #include "amcc-common.h"
  35. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f */
  36. #define CONFIG_LAST_STAGE_INIT
  37. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  38. /*
  39. * Configure PLL
  40. */
  41. #define PLLMR0_DEFAULT PLLMR0_266_133_66
  42. #define PLLMR1_DEFAULT PLLMR1_266_133_66
  43. /* new uImage format support */
  44. #define CONFIG_FIT
  45. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  46. #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
  47. /*
  48. * Default environment variables
  49. */
  50. #define CONFIG_EXTRA_ENV_SETTINGS \
  51. CONFIG_AMCC_DEF_ENV \
  52. CONFIG_AMCC_DEF_ENV_POWERPC \
  53. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  54. "kernel_addr=fc000000\0" \
  55. "fdt_addr=fc1e0000\0" \
  56. "ramdisk_addr=fc200000\0" \
  57. ""
  58. #define CONFIG_PHY_ADDR 4 /* PHY address */
  59. #define CONFIG_HAS_ETH0
  60. #define CONFIG_HAS_ETH1
  61. #define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
  62. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
  63. /*
  64. * Commands additional to the ones defined in amcc-common.h
  65. */
  66. #define CONFIG_CMD_CACHE
  67. #undef CONFIG_CMD_EEPROM
  68. /*
  69. * SDRAM configuration (please see cpu/ppc/sdram.[ch])
  70. */
  71. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  72. /* SDRAM timings used in datasheet */
  73. #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
  74. #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
  75. #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
  76. #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
  77. #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
  78. /*
  79. * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  80. * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
  81. * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
  82. * The Linux BASE_BAUD define should match this configuration.
  83. * baseBaud = cpuClock/(uartDivisor*16)
  84. * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
  85. * set Linux BASE_BAUD to 403200.
  86. */
  87. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  88. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  89. #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  90. #define CONFIG_SYS_BASE_BAUD 691200
  91. /*
  92. * I2C stuff
  93. */
  94. #define CONFIG_SYS_I2C_SPEED 100000
  95. /* Temp sensor/hwmon/dtt */
  96. #define CONFIG_DTT_LM63 1 /* National LM63 */
  97. #define CONFIG_DTT_SENSORS { 0 } /* Sensor addresses */
  98. #define CONFIG_DTT_PWM_LOOKUPTABLE \
  99. { { 40, 10 }, { 50, 20 }, { 60, 40 } }
  100. #define CONFIG_DTT_TACH_LIMIT 0xa10
  101. /* EBC peripherals */
  102. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  103. #define CONFIG_SYS_FPGA0_BASE 0x7f100000
  104. #define CONFIG_SYS_FPGA1_BASE 0x7f200000
  105. #define CONFIG_SYS_LATCH_BASE 0x7f300000
  106. #define CONFIG_SYS_FPGA_BASE(k) \
  107. (k ? CONFIG_SYS_FPGA1_BASE : CONFIG_SYS_FPGA0_BASE)
  108. #define CONFIG_SYS_FPGA_DONE(k) \
  109. (k ? 0x2000 : 0x1000)
  110. #define CONFIG_SYS_FPGA_COUNT 2
  111. #define CONFIG_SYS_LATCH0_RESET 0xffff
  112. #define CONFIG_SYS_LATCH0_BOOT 0xffff
  113. #define CONFIG_SYS_LATCH1_RESET 0xffcf
  114. #define CONFIG_SYS_LATCH1_BOOT 0xffff
  115. /*
  116. * FLASH organization
  117. */
  118. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  119. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  120. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  121. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  122. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
  123. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
  124. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
  125. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
  126. #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protect */
  127. #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
  128. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
  129. #ifdef CONFIG_ENV_IS_IN_FLASH
  130. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  131. #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
  132. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  133. /* Address and size of Redundant Environment Sector */
  134. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  135. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  136. #endif
  137. /*
  138. * PPC405 GPIO Configuration
  139. */
  140. #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
  141. { \
  142. /* GPIO Core 0 */ \
  143. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
  144. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
  145. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
  146. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
  147. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
  148. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
  149. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
  150. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
  151. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
  152. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
  153. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
  154. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
  155. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
  156. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
  157. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
  158. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
  159. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
  160. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
  161. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
  162. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
  163. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
  164. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
  165. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
  166. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
  167. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
  168. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
  169. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
  170. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
  171. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
  172. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
  173. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
  174. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
  175. } \
  176. }
  177. /*
  178. * Definitions for initial stack pointer and data area (in data cache)
  179. */
  180. /* use on chip memory (OCM) for temperary stack until sdram is tested */
  181. #define CONFIG_SYS_TEMP_STACK_OCM 1
  182. /* On Chip Memory location */
  183. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  184. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  185. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
  186. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area */
  187. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size/bytes res'd for init data*/
  188. #define CONFIG_SYS_GBL_DATA_OFFSET \
  189. (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  190. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  191. /*
  192. * External Bus Controller (EBC) Setup
  193. */
  194. /* Memory Bank 0 (NOR-flash) */
  195. #define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_ENABLED | \
  196. EBC_BXAP_FWT_ENCODE(8) | \
  197. EBC_BXAP_BWT_ENCODE(7) | \
  198. EBC_BXAP_BCE_DISABLE | \
  199. EBC_BXAP_BCT_2TRANS | \
  200. EBC_BXAP_CSN_ENCODE(0) | \
  201. EBC_BXAP_OEN_ENCODE(2) | \
  202. EBC_BXAP_WBN_ENCODE(2) | \
  203. EBC_BXAP_WBF_ENCODE(2) | \
  204. EBC_BXAP_TH_ENCODE(4) | \
  205. EBC_BXAP_RE_DISABLED | \
  206. EBC_BXAP_SOR_NONDELAYED | \
  207. EBC_BXAP_BEM_WRITEONLY | \
  208. EBC_BXAP_PEN_DISABLED)
  209. #define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
  210. EBC_BXCR_BS_64MB | \
  211. EBC_BXCR_BU_RW | \
  212. EBC_BXCR_BW_16BIT)
  213. /* Memory Bank 1 (FPGA0) */
  214. #define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
  215. EBC_BXAP_TWT_ENCODE(5) | \
  216. EBC_BXAP_BCE_DISABLE | \
  217. EBC_BXAP_BCT_2TRANS | \
  218. EBC_BXAP_CSN_ENCODE(0) | \
  219. EBC_BXAP_OEN_ENCODE(2) | \
  220. EBC_BXAP_WBN_ENCODE(1) | \
  221. EBC_BXAP_WBF_ENCODE(1) | \
  222. EBC_BXAP_TH_ENCODE(0) | \
  223. EBC_BXAP_RE_DISABLED | \
  224. EBC_BXAP_SOR_NONDELAYED | \
  225. EBC_BXAP_BEM_WRITEONLY | \
  226. EBC_BXAP_PEN_DISABLED)
  227. #define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA0_BASE) | \
  228. EBC_BXCR_BS_1MB | \
  229. EBC_BXCR_BU_RW | \
  230. EBC_BXCR_BW_16BIT)
  231. /* Memory Bank 2 (FPGA1) */
  232. #define CONFIG_SYS_EBC_PB2AP (EBC_BXAP_BME_DISABLED | \
  233. EBC_BXAP_TWT_ENCODE(6) | \
  234. EBC_BXAP_BCE_DISABLE | \
  235. EBC_BXAP_BCT_2TRANS | \
  236. EBC_BXAP_CSN_ENCODE(0) | \
  237. EBC_BXAP_OEN_ENCODE(2) | \
  238. EBC_BXAP_WBN_ENCODE(1) | \
  239. EBC_BXAP_WBF_ENCODE(1) | \
  240. EBC_BXAP_TH_ENCODE(0) | \
  241. EBC_BXAP_RE_DISABLED | \
  242. EBC_BXAP_SOR_NONDELAYED | \
  243. EBC_BXAP_BEM_WRITEONLY | \
  244. EBC_BXAP_PEN_DISABLED)
  245. #define CONFIG_SYS_EBC_PB2CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA1_BASE) | \
  246. EBC_BXCR_BS_1MB | \
  247. EBC_BXCR_BU_RW | \
  248. EBC_BXCR_BW_16BIT)
  249. /* Memory Bank 3 (Latches) */
  250. #define CONFIG_SYS_EBC_PB3AP (EBC_BXAP_BME_ENABLED | \
  251. EBC_BXAP_FWT_ENCODE(8) | \
  252. EBC_BXAP_BWT_ENCODE(4) | \
  253. EBC_BXAP_BCE_DISABLE | \
  254. EBC_BXAP_BCT_2TRANS | \
  255. EBC_BXAP_CSN_ENCODE(0) | \
  256. EBC_BXAP_OEN_ENCODE(1) | \
  257. EBC_BXAP_WBN_ENCODE(1) | \
  258. EBC_BXAP_WBF_ENCODE(1) | \
  259. EBC_BXAP_TH_ENCODE(2) | \
  260. EBC_BXAP_RE_DISABLED | \
  261. EBC_BXAP_SOR_NONDELAYED | \
  262. EBC_BXAP_BEM_WRITEONLY | \
  263. EBC_BXAP_PEN_DISABLED)
  264. #define CONFIG_SYS_EBC_PB3CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_LATCH_BASE) | \
  265. EBC_BXCR_BS_1MB | \
  266. EBC_BXCR_BU_RW | \
  267. EBC_BXCR_BW_16BIT)
  268. /*
  269. * OSD Setup
  270. */
  271. #define CONFIG_SYS_ICS8N3QV01
  272. #define CONFIG_SYS_SIL1178
  273. #define CONFIG_SYS_OSD_SCREENS CONFIG_SYS_FPGA_COUNT
  274. #endif /* __CONFIG_H */