ctrl_regs.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. */
  9. /*
  10. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  11. * Based on code from spd_sdram.c
  12. * Author: James Yang [at freescale.com]
  13. */
  14. #include <common.h>
  15. #include <asm/fsl_ddr_sdram.h>
  16. #include "ddr.h"
  17. #ifdef CONFIG_MPC83xx
  18. #define _DDR_ADDR CONFIG_SYS_MPC83xx_DDR_ADDR
  19. #elif defined(CONFIG_MPC85xx)
  20. #define _DDR_ADDR CONFIG_SYS_MPC85xx_DDR_ADDR
  21. #elif defined(CONFIG_MPC86xx)
  22. #define _DDR_ADDR CONFIG_SYS_MPC86xx_DDR_ADDR
  23. #else
  24. #error "Undefined _DDR_ADDR"
  25. #endif
  26. u32 fsl_ddr_get_version(void)
  27. {
  28. ccsr_ddr_t *ddr;
  29. u32 ver_major_minor_errata;
  30. ddr = (void *)_DDR_ADDR;
  31. ver_major_minor_errata = (in_be32(&ddr->ip_rev1) & 0xFFFF) << 8;
  32. ver_major_minor_errata |= (in_be32(&ddr->ip_rev2) & 0xFF00) >> 8;
  33. return ver_major_minor_errata;
  34. }
  35. unsigned int picos_to_mclk(unsigned int picos);
  36. /*
  37. * Determine Rtt value.
  38. *
  39. * This should likely be either board or controller specific.
  40. *
  41. * Rtt(nominal) - DDR2:
  42. * 0 = Rtt disabled
  43. * 1 = 75 ohm
  44. * 2 = 150 ohm
  45. * 3 = 50 ohm
  46. * Rtt(nominal) - DDR3:
  47. * 0 = Rtt disabled
  48. * 1 = 60 ohm
  49. * 2 = 120 ohm
  50. * 3 = 40 ohm
  51. * 4 = 20 ohm
  52. * 5 = 30 ohm
  53. *
  54. * FIXME: Apparently 8641 needs a value of 2
  55. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  56. *
  57. * FIXME: There was some effort down this line earlier:
  58. *
  59. * unsigned int i;
  60. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  61. * if (popts->dimmslot[i].num_valid_cs
  62. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  63. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  64. * rtt = 2;
  65. * break;
  66. * }
  67. * }
  68. */
  69. static inline int fsl_ddr_get_rtt(void)
  70. {
  71. int rtt;
  72. #if defined(CONFIG_FSL_DDR1)
  73. rtt = 0;
  74. #elif defined(CONFIG_FSL_DDR2)
  75. rtt = 3;
  76. #else
  77. rtt = 0;
  78. #endif
  79. return rtt;
  80. }
  81. /*
  82. * compute the CAS write latency according to DDR3 spec
  83. * CWL = 5 if tCK >= 2.5ns
  84. * 6 if 2.5ns > tCK >= 1.875ns
  85. * 7 if 1.875ns > tCK >= 1.5ns
  86. * 8 if 1.5ns > tCK >= 1.25ns
  87. * 9 if 1.25ns > tCK >= 1.07ns
  88. * 10 if 1.07ns > tCK >= 0.935ns
  89. * 11 if 0.935ns > tCK >= 0.833ns
  90. * 12 if 0.833ns > tCK >= 0.75ns
  91. */
  92. static inline unsigned int compute_cas_write_latency(void)
  93. {
  94. unsigned int cwl;
  95. const unsigned int mclk_ps = get_memory_clk_period_ps();
  96. if (mclk_ps >= 2500)
  97. cwl = 5;
  98. else if (mclk_ps >= 1875)
  99. cwl = 6;
  100. else if (mclk_ps >= 1500)
  101. cwl = 7;
  102. else if (mclk_ps >= 1250)
  103. cwl = 8;
  104. else if (mclk_ps >= 1070)
  105. cwl = 9;
  106. else if (mclk_ps >= 935)
  107. cwl = 10;
  108. else if (mclk_ps >= 833)
  109. cwl = 11;
  110. else if (mclk_ps >= 750)
  111. cwl = 12;
  112. else {
  113. cwl = 12;
  114. printf("Warning: CWL is out of range\n");
  115. }
  116. return cwl;
  117. }
  118. /* Chip Select Configuration (CSn_CONFIG) */
  119. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  120. const memctl_options_t *popts,
  121. const dimm_params_t *dimm_params)
  122. {
  123. unsigned int cs_n_en = 0; /* Chip Select enable */
  124. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  125. unsigned int intlv_ctl = 0; /* Interleaving control */
  126. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  127. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  128. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  129. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  130. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  131. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  132. int go_config = 0;
  133. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  134. switch (i) {
  135. case 0:
  136. if (dimm_params[dimm_number].n_ranks > 0) {
  137. go_config = 1;
  138. /* These fields only available in CS0_CONFIG */
  139. intlv_en = popts->memctl_interleaving;
  140. intlv_ctl = popts->memctl_interleaving_mode;
  141. }
  142. break;
  143. case 1:
  144. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  145. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  146. go_config = 1;
  147. break;
  148. case 2:
  149. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  150. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  151. go_config = 1;
  152. break;
  153. case 3:
  154. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  155. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  156. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  157. go_config = 1;
  158. break;
  159. default:
  160. break;
  161. }
  162. if (go_config) {
  163. unsigned int n_banks_per_sdram_device;
  164. cs_n_en = 1;
  165. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  166. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  167. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  168. n_banks_per_sdram_device
  169. = dimm_params[dimm_number].n_banks_per_sdram_device;
  170. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  171. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  172. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  173. }
  174. ddr->cs[i].config = (0
  175. | ((cs_n_en & 0x1) << 31)
  176. | ((intlv_en & 0x3) << 29)
  177. | ((intlv_ctl & 0xf) << 24)
  178. | ((ap_n_en & 0x1) << 23)
  179. /* XXX: some implementation only have 1 bit starting at left */
  180. | ((odt_rd_cfg & 0x7) << 20)
  181. /* XXX: Some implementation only have 1 bit starting at left */
  182. | ((odt_wr_cfg & 0x7) << 16)
  183. | ((ba_bits_cs_n & 0x3) << 14)
  184. | ((row_bits_cs_n & 0x7) << 8)
  185. | ((col_bits_cs_n & 0x7) << 0)
  186. );
  187. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  188. }
  189. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  190. /* FIXME: 8572 */
  191. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  192. {
  193. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  194. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  195. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  196. }
  197. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  198. #if !defined(CONFIG_FSL_DDR1)
  199. /*
  200. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  201. *
  202. * Avoid writing for DDR I. The new PQ38 DDR controller
  203. * dreams up non-zero default values to be backwards compatible.
  204. */
  205. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  206. const memctl_options_t *popts)
  207. {
  208. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  209. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  210. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  211. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  212. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  213. /* Active powerdown exit timing (tXARD and tXARDS). */
  214. unsigned char act_pd_exit_mclk;
  215. /* Precharge powerdown exit timing (tXP). */
  216. unsigned char pre_pd_exit_mclk;
  217. /* ODT powerdown exit timing (tAXPD). */
  218. unsigned char taxpd_mclk;
  219. /* Mode register set cycle time (tMRD). */
  220. unsigned char tmrd_mclk;
  221. #ifdef CONFIG_FSL_DDR3
  222. /*
  223. * (tXARD and tXARDS). Empirical?
  224. * The DDR3 spec has not tXARD,
  225. * we use the tXP instead of it.
  226. * tXP=max(3nCK, 7.5ns) for DDR3.
  227. * spec has not the tAXPD, we use
  228. * tAXPD=1, need design to confirm.
  229. */
  230. int tXP = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
  231. unsigned int data_rate = get_ddr_freq(0);
  232. tmrd_mclk = 4;
  233. /* set the turnaround time */
  234. trwt_mclk = 1;
  235. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  236. twrt_mclk = 1;
  237. if (popts->dynamic_power == 0) { /* powerdown is not used */
  238. act_pd_exit_mclk = 1;
  239. pre_pd_exit_mclk = 1;
  240. taxpd_mclk = 1;
  241. } else {
  242. /* act_pd_exit_mclk = tXARD, see above */
  243. act_pd_exit_mclk = picos_to_mclk(tXP);
  244. /* Mode register MR0[A12] is '1' - fast exit */
  245. pre_pd_exit_mclk = act_pd_exit_mclk;
  246. taxpd_mclk = 1;
  247. }
  248. #else /* CONFIG_FSL_DDR2 */
  249. /*
  250. * (tXARD and tXARDS). Empirical?
  251. * tXARD = 2 for DDR2
  252. * tXP=2
  253. * tAXPD=8
  254. */
  255. act_pd_exit_mclk = 2;
  256. pre_pd_exit_mclk = 2;
  257. taxpd_mclk = 8;
  258. tmrd_mclk = 2;
  259. #endif
  260. if (popts->trwt_override)
  261. trwt_mclk = popts->trwt;
  262. ddr->timing_cfg_0 = (0
  263. | ((trwt_mclk & 0x3) << 30) /* RWT */
  264. | ((twrt_mclk & 0x3) << 28) /* WRT */
  265. | ((trrt_mclk & 0x3) << 26) /* RRT */
  266. | ((twwt_mclk & 0x3) << 24) /* WWT */
  267. | ((act_pd_exit_mclk & 0x7) << 20) /* ACT_PD_EXIT */
  268. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  269. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  270. | ((tmrd_mclk & 0xf) << 0) /* MRS_CYC */
  271. );
  272. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  273. }
  274. #endif /* defined(CONFIG_FSL_DDR2) */
  275. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  276. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  277. const common_timing_params_t *common_dimm,
  278. unsigned int cas_latency)
  279. {
  280. /* Extended Activate to precharge interval (tRAS) */
  281. unsigned int ext_acttopre = 0;
  282. unsigned int ext_refrec; /* Extended refresh recovery time (tRFC) */
  283. unsigned int ext_caslat = 0; /* Extended MCAS latency from READ cmd */
  284. unsigned int cntl_adj = 0; /* Control Adjust */
  285. /* If the tRAS > 19 MCLK, we use the ext mode */
  286. if (picos_to_mclk(common_dimm->tRAS_ps) > 0x13)
  287. ext_acttopre = 1;
  288. ext_refrec = (picos_to_mclk(common_dimm->tRFC_ps) - 8) >> 4;
  289. /* If the CAS latency more than 8, use the ext mode */
  290. if (cas_latency > 8)
  291. ext_caslat = 1;
  292. ddr->timing_cfg_3 = (0
  293. | ((ext_acttopre & 0x1) << 24)
  294. | ((ext_refrec & 0xF) << 16)
  295. | ((ext_caslat & 0x1) << 12)
  296. | ((cntl_adj & 0x7) << 0)
  297. );
  298. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  299. }
  300. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  301. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  302. const memctl_options_t *popts,
  303. const common_timing_params_t *common_dimm,
  304. unsigned int cas_latency)
  305. {
  306. /* Precharge-to-activate interval (tRP) */
  307. unsigned char pretoact_mclk;
  308. /* Activate to precharge interval (tRAS) */
  309. unsigned char acttopre_mclk;
  310. /* Activate to read/write interval (tRCD) */
  311. unsigned char acttorw_mclk;
  312. /* CASLAT */
  313. unsigned char caslat_ctrl;
  314. /* Refresh recovery time (tRFC) ; trfc_low */
  315. unsigned char refrec_ctrl;
  316. /* Last data to precharge minimum interval (tWR) */
  317. unsigned char wrrec_mclk;
  318. /* Activate-to-activate interval (tRRD) */
  319. unsigned char acttoact_mclk;
  320. /* Last write data pair to read command issue interval (tWTR) */
  321. unsigned char wrtord_mclk;
  322. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  323. static const u8 wrrec_table[] = {
  324. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  325. pretoact_mclk = picos_to_mclk(common_dimm->tRP_ps);
  326. acttopre_mclk = picos_to_mclk(common_dimm->tRAS_ps);
  327. acttorw_mclk = picos_to_mclk(common_dimm->tRCD_ps);
  328. /*
  329. * Translate CAS Latency to a DDR controller field value:
  330. *
  331. * CAS Lat DDR I DDR II Ctrl
  332. * Clocks SPD Bit SPD Bit Value
  333. * ------- ------- ------- -----
  334. * 1.0 0 0001
  335. * 1.5 1 0010
  336. * 2.0 2 2 0011
  337. * 2.5 3 0100
  338. * 3.0 4 3 0101
  339. * 3.5 5 0110
  340. * 4.0 4 0111
  341. * 4.5 1000
  342. * 5.0 5 1001
  343. */
  344. #if defined(CONFIG_FSL_DDR1)
  345. caslat_ctrl = (cas_latency + 1) & 0x07;
  346. #elif defined(CONFIG_FSL_DDR2)
  347. caslat_ctrl = 2 * cas_latency - 1;
  348. #else
  349. /*
  350. * if the CAS latency more than 8 cycle,
  351. * we need set extend bit for it at
  352. * TIMING_CFG_3[EXT_CASLAT]
  353. */
  354. if (cas_latency > 8)
  355. cas_latency -= 8;
  356. caslat_ctrl = 2 * cas_latency - 1;
  357. #endif
  358. refrec_ctrl = picos_to_mclk(common_dimm->tRFC_ps) - 8;
  359. wrrec_mclk = picos_to_mclk(common_dimm->tWR_ps);
  360. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  361. if (popts->OTF_burst_chop_en)
  362. wrrec_mclk += 2;
  363. acttoact_mclk = picos_to_mclk(common_dimm->tRRD_ps);
  364. /*
  365. * JEDEC has min requirement for tRRD
  366. */
  367. #if defined(CONFIG_FSL_DDR3)
  368. if (acttoact_mclk < 4)
  369. acttoact_mclk = 4;
  370. #endif
  371. wrtord_mclk = picos_to_mclk(common_dimm->tWTR_ps);
  372. /*
  373. * JEDEC has some min requirements for tWTR
  374. */
  375. #if defined(CONFIG_FSL_DDR2)
  376. if (wrtord_mclk < 2)
  377. wrtord_mclk = 2;
  378. #elif defined(CONFIG_FSL_DDR3)
  379. if (wrtord_mclk < 4)
  380. wrtord_mclk = 4;
  381. #endif
  382. if (popts->OTF_burst_chop_en)
  383. wrtord_mclk += 2;
  384. ddr->timing_cfg_1 = (0
  385. | ((pretoact_mclk & 0x0F) << 28)
  386. | ((acttopre_mclk & 0x0F) << 24)
  387. | ((acttorw_mclk & 0xF) << 20)
  388. | ((caslat_ctrl & 0xF) << 16)
  389. | ((refrec_ctrl & 0xF) << 12)
  390. | ((wrrec_mclk & 0x0F) << 8)
  391. | ((acttoact_mclk & 0x07) << 4)
  392. | ((wrtord_mclk & 0x07) << 0)
  393. );
  394. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  395. }
  396. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  397. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  398. const memctl_options_t *popts,
  399. const common_timing_params_t *common_dimm,
  400. unsigned int cas_latency,
  401. unsigned int additive_latency)
  402. {
  403. /* Additive latency */
  404. unsigned char add_lat_mclk;
  405. /* CAS-to-preamble override */
  406. unsigned short cpo;
  407. /* Write latency */
  408. unsigned char wr_lat;
  409. /* Read to precharge (tRTP) */
  410. unsigned char rd_to_pre;
  411. /* Write command to write data strobe timing adjustment */
  412. unsigned char wr_data_delay;
  413. /* Minimum CKE pulse width (tCKE) */
  414. unsigned char cke_pls;
  415. /* Window for four activates (tFAW) */
  416. unsigned short four_act;
  417. /* FIXME add check that this must be less than acttorw_mclk */
  418. add_lat_mclk = additive_latency;
  419. cpo = popts->cpo_override;
  420. #if defined(CONFIG_FSL_DDR1)
  421. /*
  422. * This is a lie. It should really be 1, but if it is
  423. * set to 1, bits overlap into the old controller's
  424. * otherwise unused ACSM field. If we leave it 0, then
  425. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  426. */
  427. wr_lat = 0;
  428. #elif defined(CONFIG_FSL_DDR2)
  429. wr_lat = cas_latency - 1;
  430. #else
  431. wr_lat = compute_cas_write_latency();
  432. #endif
  433. rd_to_pre = picos_to_mclk(common_dimm->tRTP_ps);
  434. /*
  435. * JEDEC has some min requirements for tRTP
  436. */
  437. #if defined(CONFIG_FSL_DDR2)
  438. if (rd_to_pre < 2)
  439. rd_to_pre = 2;
  440. #elif defined(CONFIG_FSL_DDR3)
  441. if (rd_to_pre < 4)
  442. rd_to_pre = 4;
  443. #endif
  444. if (additive_latency)
  445. rd_to_pre += additive_latency;
  446. if (popts->OTF_burst_chop_en)
  447. rd_to_pre += 2; /* according to UM */
  448. wr_data_delay = popts->write_data_delay;
  449. cke_pls = picos_to_mclk(popts->tCKE_clock_pulse_width_ps);
  450. four_act = picos_to_mclk(popts->tFAW_window_four_activates_ps);
  451. ddr->timing_cfg_2 = (0
  452. | ((add_lat_mclk & 0xf) << 28)
  453. | ((cpo & 0x1f) << 23)
  454. | ((wr_lat & 0xf) << 19)
  455. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  456. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  457. | ((cke_pls & 0x7) << 6)
  458. | ((four_act & 0x3f) << 0)
  459. );
  460. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  461. }
  462. /* DDR SDRAM Register Control Word */
  463. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  464. const memctl_options_t *popts,
  465. const common_timing_params_t *common_dimm)
  466. {
  467. if (common_dimm->all_DIMMs_registered
  468. && !common_dimm->all_DIMMs_unbuffered) {
  469. if (popts->rcw_override) {
  470. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  471. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  472. } else {
  473. ddr->ddr_sdram_rcw_1 =
  474. common_dimm->rcw[0] << 28 | \
  475. common_dimm->rcw[1] << 24 | \
  476. common_dimm->rcw[2] << 20 | \
  477. common_dimm->rcw[3] << 16 | \
  478. common_dimm->rcw[4] << 12 | \
  479. common_dimm->rcw[5] << 8 | \
  480. common_dimm->rcw[6] << 4 | \
  481. common_dimm->rcw[7];
  482. ddr->ddr_sdram_rcw_2 =
  483. common_dimm->rcw[8] << 28 | \
  484. common_dimm->rcw[9] << 24 | \
  485. common_dimm->rcw[10] << 20 | \
  486. common_dimm->rcw[11] << 16 | \
  487. common_dimm->rcw[12] << 12 | \
  488. common_dimm->rcw[13] << 8 | \
  489. common_dimm->rcw[14] << 4 | \
  490. common_dimm->rcw[15];
  491. }
  492. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  493. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  494. }
  495. }
  496. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  497. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  498. const memctl_options_t *popts,
  499. const common_timing_params_t *common_dimm)
  500. {
  501. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  502. unsigned int sren; /* Self refresh enable (during sleep) */
  503. unsigned int ecc_en; /* ECC enable. */
  504. unsigned int rd_en; /* Registered DIMM enable */
  505. unsigned int sdram_type; /* Type of SDRAM */
  506. unsigned int dyn_pwr; /* Dynamic power management mode */
  507. unsigned int dbw; /* DRAM dta bus width */
  508. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  509. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  510. unsigned int threeT_en; /* Enable 3T timing */
  511. unsigned int twoT_en; /* Enable 2T timing */
  512. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  513. unsigned int x32_en = 0; /* x32 enable */
  514. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  515. unsigned int hse; /* Global half strength override */
  516. unsigned int mem_halt = 0; /* memory controller halt */
  517. unsigned int bi = 0; /* Bypass initialization */
  518. mem_en = 1;
  519. sren = popts->self_refresh_in_sleep;
  520. if (common_dimm->all_DIMMs_ECC_capable) {
  521. /* Allow setting of ECC only if all DIMMs are ECC. */
  522. ecc_en = popts->ECC_mode;
  523. } else {
  524. ecc_en = 0;
  525. }
  526. if (common_dimm->all_DIMMs_registered
  527. && !common_dimm->all_DIMMs_unbuffered) {
  528. rd_en = 1;
  529. twoT_en = 0;
  530. } else {
  531. rd_en = 0;
  532. twoT_en = popts->twoT_en;
  533. }
  534. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  535. dyn_pwr = popts->dynamic_power;
  536. dbw = popts->data_bus_width;
  537. /* 8-beat burst enable DDR-III case
  538. * we must clear it when use the on-the-fly mode,
  539. * must set it when use the 32-bits bus mode.
  540. */
  541. if (sdram_type == SDRAM_TYPE_DDR3) {
  542. if (popts->burst_length == DDR_BL8)
  543. eight_be = 1;
  544. if (popts->burst_length == DDR_OTF)
  545. eight_be = 0;
  546. if (dbw == 0x1)
  547. eight_be = 1;
  548. }
  549. threeT_en = popts->threeT_en;
  550. ba_intlv_ctl = popts->ba_intlv_ctl;
  551. hse = popts->half_strength_driver_enable;
  552. ddr->ddr_sdram_cfg = (0
  553. | ((mem_en & 0x1) << 31)
  554. | ((sren & 0x1) << 30)
  555. | ((ecc_en & 0x1) << 29)
  556. | ((rd_en & 0x1) << 28)
  557. | ((sdram_type & 0x7) << 24)
  558. | ((dyn_pwr & 0x1) << 21)
  559. | ((dbw & 0x3) << 19)
  560. | ((eight_be & 0x1) << 18)
  561. | ((ncap & 0x1) << 17)
  562. | ((threeT_en & 0x1) << 16)
  563. | ((twoT_en & 0x1) << 15)
  564. | ((ba_intlv_ctl & 0x7F) << 8)
  565. | ((x32_en & 0x1) << 5)
  566. | ((pchb8 & 0x1) << 4)
  567. | ((hse & 0x1) << 3)
  568. | ((mem_halt & 0x1) << 1)
  569. | ((bi & 0x1) << 0)
  570. );
  571. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  572. }
  573. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  574. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  575. const memctl_options_t *popts,
  576. const unsigned int unq_mrs_en)
  577. {
  578. unsigned int frc_sr = 0; /* Force self refresh */
  579. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  580. unsigned int dll_rst_dis; /* DLL reset disable */
  581. unsigned int dqs_cfg; /* DQS configuration */
  582. unsigned int odt_cfg = 0; /* ODT configuration */
  583. unsigned int num_pr; /* Number of posted refreshes */
  584. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  585. unsigned int ap_en; /* Address Parity Enable */
  586. unsigned int d_init; /* DRAM data initialization */
  587. unsigned int rcw_en = 0; /* Register Control Word Enable */
  588. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  589. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  590. int i;
  591. dll_rst_dis = 1; /* Make this configurable */
  592. dqs_cfg = popts->DQS_config;
  593. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  594. if (popts->cs_local_opts[i].odt_rd_cfg
  595. || popts->cs_local_opts[i].odt_wr_cfg) {
  596. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  597. break;
  598. }
  599. }
  600. num_pr = 1; /* Make this configurable */
  601. /*
  602. * 8572 manual says
  603. * {TIMING_CFG_1[PRETOACT]
  604. * + [DDR_SDRAM_CFG_2[NUM_PR]
  605. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  606. * << DDR_SDRAM_INTERVAL[REFINT]
  607. */
  608. #if defined(CONFIG_FSL_DDR3)
  609. obc_cfg = popts->OTF_burst_chop_en;
  610. #else
  611. obc_cfg = 0;
  612. #endif
  613. if (popts->registered_dimm_en) {
  614. rcw_en = 1;
  615. ap_en = popts->ap_en;
  616. } else {
  617. ap_en = 0;
  618. }
  619. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  620. /* Use the DDR controller to auto initialize memory. */
  621. d_init = popts->ECC_init_using_memctl;
  622. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  623. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  624. #else
  625. /* Memory will be initialized via DMA, or not at all. */
  626. d_init = 0;
  627. #endif
  628. #if defined(CONFIG_FSL_DDR3)
  629. md_en = popts->mirrored_dimm;
  630. #endif
  631. qd_en = popts->quad_rank_present ? 1 : 0;
  632. ddr->ddr_sdram_cfg_2 = (0
  633. | ((frc_sr & 0x1) << 31)
  634. | ((sr_ie & 0x1) << 30)
  635. | ((dll_rst_dis & 0x1) << 29)
  636. | ((dqs_cfg & 0x3) << 26)
  637. | ((odt_cfg & 0x3) << 21)
  638. | ((num_pr & 0xf) << 12)
  639. | (qd_en << 9)
  640. | (unq_mrs_en << 8)
  641. | ((obc_cfg & 0x1) << 6)
  642. | ((ap_en & 0x1) << 5)
  643. | ((d_init & 0x1) << 4)
  644. | ((rcw_en & 0x1) << 2)
  645. | ((md_en & 0x1) << 0)
  646. );
  647. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  648. }
  649. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  650. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  651. const memctl_options_t *popts,
  652. const unsigned int unq_mrs_en)
  653. {
  654. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  655. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  656. #if defined(CONFIG_FSL_DDR3)
  657. int i;
  658. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  659. unsigned int srt = 0; /* self-refresh temerature, normal range */
  660. unsigned int asr = 0; /* auto self-refresh disable */
  661. unsigned int cwl = compute_cas_write_latency() - 5;
  662. unsigned int pasr = 0; /* partial array self refresh disable */
  663. if (popts->rtt_override)
  664. rtt_wr = popts->rtt_wr_override_value;
  665. else
  666. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  667. esdmode2 = (0
  668. | ((rtt_wr & 0x3) << 9)
  669. | ((srt & 0x1) << 7)
  670. | ((asr & 0x1) << 6)
  671. | ((cwl & 0x7) << 3)
  672. | ((pasr & 0x7) << 0));
  673. #endif
  674. ddr->ddr_sdram_mode_2 = (0
  675. | ((esdmode2 & 0xFFFF) << 16)
  676. | ((esdmode3 & 0xFFFF) << 0)
  677. );
  678. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  679. #ifdef CONFIG_FSL_DDR3
  680. if (unq_mrs_en) { /* unique mode registers are supported */
  681. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  682. if (popts->rtt_override)
  683. rtt_wr = popts->rtt_wr_override_value;
  684. else
  685. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  686. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  687. esdmode2 |= (rtt_wr & 0x3) << 9;
  688. switch (i) {
  689. case 1:
  690. ddr->ddr_sdram_mode_4 = (0
  691. | ((esdmode2 & 0xFFFF) << 16)
  692. | ((esdmode3 & 0xFFFF) << 0)
  693. );
  694. break;
  695. case 2:
  696. ddr->ddr_sdram_mode_6 = (0
  697. | ((esdmode2 & 0xFFFF) << 16)
  698. | ((esdmode3 & 0xFFFF) << 0)
  699. );
  700. break;
  701. case 3:
  702. ddr->ddr_sdram_mode_8 = (0
  703. | ((esdmode2 & 0xFFFF) << 16)
  704. | ((esdmode3 & 0xFFFF) << 0)
  705. );
  706. break;
  707. }
  708. }
  709. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  710. ddr->ddr_sdram_mode_4);
  711. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  712. ddr->ddr_sdram_mode_6);
  713. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  714. ddr->ddr_sdram_mode_8);
  715. }
  716. #endif
  717. }
  718. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  719. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  720. const memctl_options_t *popts,
  721. const common_timing_params_t *common_dimm)
  722. {
  723. unsigned int refint; /* Refresh interval */
  724. unsigned int bstopre; /* Precharge interval */
  725. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  726. bstopre = popts->bstopre;
  727. /* refint field used 0x3FFF in earlier controllers */
  728. ddr->ddr_sdram_interval = (0
  729. | ((refint & 0xFFFF) << 16)
  730. | ((bstopre & 0x3FFF) << 0)
  731. );
  732. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  733. }
  734. #if defined(CONFIG_FSL_DDR3)
  735. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  736. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  737. const memctl_options_t *popts,
  738. const common_timing_params_t *common_dimm,
  739. unsigned int cas_latency,
  740. unsigned int additive_latency,
  741. const unsigned int unq_mrs_en)
  742. {
  743. unsigned short esdmode; /* Extended SDRAM mode */
  744. unsigned short sdmode; /* SDRAM mode */
  745. /* Mode Register - MR1 */
  746. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  747. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  748. unsigned int rtt;
  749. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  750. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  751. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  752. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  753. 1=Disable (Test/Debug) */
  754. /* Mode Register - MR0 */
  755. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  756. unsigned int wr = 0; /* Write Recovery */
  757. unsigned int dll_rst; /* DLL Reset */
  758. unsigned int mode; /* Normal=0 or Test=1 */
  759. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  760. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  761. unsigned int bt;
  762. unsigned int bl; /* BL: Burst Length */
  763. unsigned int wr_mclk;
  764. /*
  765. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  766. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  767. * for this table
  768. */
  769. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  770. const unsigned int mclk_ps = get_memory_clk_period_ps();
  771. int i;
  772. if (popts->rtt_override)
  773. rtt = popts->rtt_override_value;
  774. else
  775. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  776. if (additive_latency == (cas_latency - 1))
  777. al = 1;
  778. if (additive_latency == (cas_latency - 2))
  779. al = 2;
  780. if (popts->quad_rank_present)
  781. dic = 1; /* output driver impedance 240/7 ohm */
  782. /*
  783. * The esdmode value will also be used for writing
  784. * MR1 during write leveling for DDR3, although the
  785. * bits specifically related to the write leveling
  786. * scheme will be handled automatically by the DDR
  787. * controller. so we set the wrlvl_en = 0 here.
  788. */
  789. esdmode = (0
  790. | ((qoff & 0x1) << 12)
  791. | ((tdqs_en & 0x1) << 11)
  792. | ((rtt & 0x4) << 7) /* rtt field is split */
  793. | ((wrlvl_en & 0x1) << 7)
  794. | ((rtt & 0x2) << 5) /* rtt field is split */
  795. | ((dic & 0x2) << 4) /* DIC field is split */
  796. | ((al & 0x3) << 3)
  797. | ((rtt & 0x1) << 2) /* rtt field is split */
  798. | ((dic & 0x1) << 1) /* DIC field is split */
  799. | ((dll_en & 0x1) << 0)
  800. );
  801. /*
  802. * DLL control for precharge PD
  803. * 0=slow exit DLL off (tXPDLL)
  804. * 1=fast exit DLL on (tXP)
  805. */
  806. dll_on = 1;
  807. wr_mclk = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps;
  808. if (wr_mclk <= 16) {
  809. wr = wr_table[wr_mclk - 5];
  810. } else {
  811. printf("Error: unsupported write recovery for mode register "
  812. "wr_mclk = %d\n", wr_mclk);
  813. }
  814. dll_rst = 0; /* dll no reset */
  815. mode = 0; /* normal mode */
  816. /* look up table to get the cas latency bits */
  817. if (cas_latency >= 5 && cas_latency <= 16) {
  818. unsigned char cas_latency_table[] = {
  819. 0x2, /* 5 clocks */
  820. 0x4, /* 6 clocks */
  821. 0x6, /* 7 clocks */
  822. 0x8, /* 8 clocks */
  823. 0xa, /* 9 clocks */
  824. 0xc, /* 10 clocks */
  825. 0xe, /* 11 clocks */
  826. 0x1, /* 12 clocks */
  827. 0x3, /* 13 clocks */
  828. 0x5, /* 14 clocks */
  829. 0x7, /* 15 clocks */
  830. 0x9, /* 16 clocks */
  831. };
  832. caslat = cas_latency_table[cas_latency - 5];
  833. } else {
  834. printf("Error: unsupported cas latency for mode register\n");
  835. }
  836. bt = 0; /* Nibble sequential */
  837. switch (popts->burst_length) {
  838. case DDR_BL8:
  839. bl = 0;
  840. break;
  841. case DDR_OTF:
  842. bl = 1;
  843. break;
  844. case DDR_BC4:
  845. bl = 2;
  846. break;
  847. default:
  848. printf("Error: invalid burst length of %u specified. "
  849. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  850. popts->burst_length);
  851. bl = 1;
  852. break;
  853. }
  854. sdmode = (0
  855. | ((dll_on & 0x1) << 12)
  856. | ((wr & 0x7) << 9)
  857. | ((dll_rst & 0x1) << 8)
  858. | ((mode & 0x1) << 7)
  859. | (((caslat >> 1) & 0x7) << 4)
  860. | ((bt & 0x1) << 3)
  861. | ((caslat & 1) << 2)
  862. | ((bl & 0x3) << 0)
  863. );
  864. ddr->ddr_sdram_mode = (0
  865. | ((esdmode & 0xFFFF) << 16)
  866. | ((sdmode & 0xFFFF) << 0)
  867. );
  868. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  869. if (unq_mrs_en) { /* unique mode registers are supported */
  870. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  871. if (popts->rtt_override)
  872. rtt = popts->rtt_override_value;
  873. else
  874. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  875. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  876. esdmode |= (0
  877. | ((rtt & 0x4) << 7) /* rtt field is split */
  878. | ((rtt & 0x2) << 5) /* rtt field is split */
  879. | ((rtt & 0x1) << 2) /* rtt field is split */
  880. );
  881. switch (i) {
  882. case 1:
  883. ddr->ddr_sdram_mode_3 = (0
  884. | ((esdmode & 0xFFFF) << 16)
  885. | ((sdmode & 0xFFFF) << 0)
  886. );
  887. break;
  888. case 2:
  889. ddr->ddr_sdram_mode_5 = (0
  890. | ((esdmode & 0xFFFF) << 16)
  891. | ((sdmode & 0xFFFF) << 0)
  892. );
  893. break;
  894. case 3:
  895. ddr->ddr_sdram_mode_7 = (0
  896. | ((esdmode & 0xFFFF) << 16)
  897. | ((sdmode & 0xFFFF) << 0)
  898. );
  899. break;
  900. }
  901. }
  902. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  903. ddr->ddr_sdram_mode_3);
  904. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  905. ddr->ddr_sdram_mode_5);
  906. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  907. ddr->ddr_sdram_mode_5);
  908. }
  909. }
  910. #else /* !CONFIG_FSL_DDR3 */
  911. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  912. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  913. const memctl_options_t *popts,
  914. const common_timing_params_t *common_dimm,
  915. unsigned int cas_latency,
  916. unsigned int additive_latency,
  917. const unsigned int unq_mrs_en)
  918. {
  919. unsigned short esdmode; /* Extended SDRAM mode */
  920. unsigned short sdmode; /* SDRAM mode */
  921. /*
  922. * FIXME: This ought to be pre-calculated in a
  923. * technology-specific routine,
  924. * e.g. compute_DDR2_mode_register(), and then the
  925. * sdmode and esdmode passed in as part of common_dimm.
  926. */
  927. /* Extended Mode Register */
  928. unsigned int mrs = 0; /* Mode Register Set */
  929. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  930. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  931. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  932. unsigned int ocd = 0; /* 0x0=OCD not supported,
  933. 0x7=OCD default state */
  934. unsigned int rtt;
  935. unsigned int al; /* Posted CAS# additive latency (AL) */
  936. unsigned int ods = 0; /* Output Drive Strength:
  937. 0 = Full strength (18ohm)
  938. 1 = Reduced strength (4ohm) */
  939. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  940. 1=Disable (Test/Debug) */
  941. /* Mode Register (MR) */
  942. unsigned int mr; /* Mode Register Definition */
  943. unsigned int pd; /* Power-Down Mode */
  944. unsigned int wr; /* Write Recovery */
  945. unsigned int dll_res; /* DLL Reset */
  946. unsigned int mode; /* Normal=0 or Test=1 */
  947. unsigned int caslat = 0;/* CAS# latency */
  948. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  949. unsigned int bt;
  950. unsigned int bl; /* BL: Burst Length */
  951. #if defined(CONFIG_FSL_DDR2)
  952. const unsigned int mclk_ps = get_memory_clk_period_ps();
  953. #endif
  954. dqs_en = !popts->DQS_config;
  955. rtt = fsl_ddr_get_rtt();
  956. al = additive_latency;
  957. esdmode = (0
  958. | ((mrs & 0x3) << 14)
  959. | ((outputs & 0x1) << 12)
  960. | ((rdqs_en & 0x1) << 11)
  961. | ((dqs_en & 0x1) << 10)
  962. | ((ocd & 0x7) << 7)
  963. | ((rtt & 0x2) << 5) /* rtt field is split */
  964. | ((al & 0x7) << 3)
  965. | ((rtt & 0x1) << 2) /* rtt field is split */
  966. | ((ods & 0x1) << 1)
  967. | ((dll_en & 0x1) << 0)
  968. );
  969. mr = 0; /* FIXME: CHECKME */
  970. /*
  971. * 0 = Fast Exit (Normal)
  972. * 1 = Slow Exit (Low Power)
  973. */
  974. pd = 0;
  975. #if defined(CONFIG_FSL_DDR1)
  976. wr = 0; /* Historical */
  977. #elif defined(CONFIG_FSL_DDR2)
  978. wr = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps - 1;
  979. #endif
  980. dll_res = 0;
  981. mode = 0;
  982. #if defined(CONFIG_FSL_DDR1)
  983. if (1 <= cas_latency && cas_latency <= 4) {
  984. unsigned char mode_caslat_table[4] = {
  985. 0x5, /* 1.5 clocks */
  986. 0x2, /* 2.0 clocks */
  987. 0x6, /* 2.5 clocks */
  988. 0x3 /* 3.0 clocks */
  989. };
  990. caslat = mode_caslat_table[cas_latency - 1];
  991. } else {
  992. printf("Warning: unknown cas_latency %d\n", cas_latency);
  993. }
  994. #elif defined(CONFIG_FSL_DDR2)
  995. caslat = cas_latency;
  996. #endif
  997. bt = 0;
  998. switch (popts->burst_length) {
  999. case DDR_BL4:
  1000. bl = 2;
  1001. break;
  1002. case DDR_BL8:
  1003. bl = 3;
  1004. break;
  1005. default:
  1006. printf("Error: invalid burst length of %u specified. "
  1007. " Defaulting to 4 beats.\n",
  1008. popts->burst_length);
  1009. bl = 2;
  1010. break;
  1011. }
  1012. sdmode = (0
  1013. | ((mr & 0x3) << 14)
  1014. | ((pd & 0x1) << 12)
  1015. | ((wr & 0x7) << 9)
  1016. | ((dll_res & 0x1) << 8)
  1017. | ((mode & 0x1) << 7)
  1018. | ((caslat & 0x7) << 4)
  1019. | ((bt & 0x1) << 3)
  1020. | ((bl & 0x7) << 0)
  1021. );
  1022. ddr->ddr_sdram_mode = (0
  1023. | ((esdmode & 0xFFFF) << 16)
  1024. | ((sdmode & 0xFFFF) << 0)
  1025. );
  1026. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1027. }
  1028. #endif
  1029. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1030. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1031. {
  1032. unsigned int init_value; /* Initialization value */
  1033. init_value = 0xDEADBEEF;
  1034. ddr->ddr_data_init = init_value;
  1035. }
  1036. /*
  1037. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1038. * The old controller on the 8540/60 doesn't have this register.
  1039. * Hope it's OK to set it (to 0) anyway.
  1040. */
  1041. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1042. const memctl_options_t *popts)
  1043. {
  1044. unsigned int clk_adjust; /* Clock adjust */
  1045. clk_adjust = popts->clk_adjust;
  1046. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1047. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1048. }
  1049. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1050. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1051. {
  1052. unsigned int init_addr = 0; /* Initialization address */
  1053. ddr->ddr_init_addr = init_addr;
  1054. }
  1055. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1056. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1057. {
  1058. unsigned int uia = 0; /* Use initialization address */
  1059. unsigned int init_ext_addr = 0; /* Initialization address */
  1060. ddr->ddr_init_ext_addr = (0
  1061. | ((uia & 0x1) << 31)
  1062. | (init_ext_addr & 0xF)
  1063. );
  1064. }
  1065. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1066. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1067. const memctl_options_t *popts)
  1068. {
  1069. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1070. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1071. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1072. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1073. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1074. #if defined(CONFIG_FSL_DDR3)
  1075. if (popts->burst_length == DDR_BL8) {
  1076. /* We set BL/2 for fixed BL8 */
  1077. rrt = 0; /* BL/2 clocks */
  1078. wwt = 0; /* BL/2 clocks */
  1079. } else {
  1080. /* We need to set BL/2 + 2 to BC4 and OTF */
  1081. rrt = 2; /* BL/2 + 2 clocks */
  1082. wwt = 2; /* BL/2 + 2 clocks */
  1083. }
  1084. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1085. #endif
  1086. ddr->timing_cfg_4 = (0
  1087. | ((rwt & 0xf) << 28)
  1088. | ((wrt & 0xf) << 24)
  1089. | ((rrt & 0xf) << 20)
  1090. | ((wwt & 0xf) << 16)
  1091. | (dll_lock & 0x3)
  1092. );
  1093. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1094. }
  1095. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1096. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1097. {
  1098. unsigned int rodt_on = 0; /* Read to ODT on */
  1099. unsigned int rodt_off = 0; /* Read to ODT off */
  1100. unsigned int wodt_on = 0; /* Write to ODT on */
  1101. unsigned int wodt_off = 0; /* Write to ODT off */
  1102. #if defined(CONFIG_FSL_DDR3)
  1103. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1104. rodt_on = cas_latency - ((ddr->timing_cfg_2 & 0x00780000) >> 19) + 1;
  1105. rodt_off = 4; /* 4 clocks */
  1106. wodt_on = 1; /* 1 clocks */
  1107. wodt_off = 4; /* 4 clocks */
  1108. #endif
  1109. ddr->timing_cfg_5 = (0
  1110. | ((rodt_on & 0x1f) << 24)
  1111. | ((rodt_off & 0x7) << 20)
  1112. | ((wodt_on & 0x1f) << 12)
  1113. | ((wodt_off & 0x7) << 8)
  1114. );
  1115. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1116. }
  1117. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1118. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1119. {
  1120. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1121. /* Normal Operation Full Calibration Time (tZQoper) */
  1122. unsigned int zqoper = 0;
  1123. /* Normal Operation Short Calibration Time (tZQCS) */
  1124. unsigned int zqcs = 0;
  1125. if (zq_en) {
  1126. zqinit = 9; /* 512 clocks */
  1127. zqoper = 8; /* 256 clocks */
  1128. zqcs = 6; /* 64 clocks */
  1129. }
  1130. ddr->ddr_zq_cntl = (0
  1131. | ((zq_en & 0x1) << 31)
  1132. | ((zqinit & 0xF) << 24)
  1133. | ((zqoper & 0xF) << 16)
  1134. | ((zqcs & 0xF) << 8)
  1135. );
  1136. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1137. }
  1138. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1139. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1140. const memctl_options_t *popts)
  1141. {
  1142. /*
  1143. * First DQS pulse rising edge after margining mode
  1144. * is programmed (tWL_MRD)
  1145. */
  1146. unsigned int wrlvl_mrd = 0;
  1147. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1148. unsigned int wrlvl_odten = 0;
  1149. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1150. unsigned int wrlvl_dqsen = 0;
  1151. /* WRLVL_SMPL: Write leveling sample time */
  1152. unsigned int wrlvl_smpl = 0;
  1153. /* WRLVL_WLR: Write leveling repeition time */
  1154. unsigned int wrlvl_wlr = 0;
  1155. /* WRLVL_START: Write leveling start time */
  1156. unsigned int wrlvl_start = 0;
  1157. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1158. if (wrlvl_en) {
  1159. /* tWL_MRD min = 40 nCK, we set it 64 */
  1160. wrlvl_mrd = 0x6;
  1161. /* tWL_ODTEN 128 */
  1162. wrlvl_odten = 0x7;
  1163. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1164. wrlvl_dqsen = 0x5;
  1165. /*
  1166. * Write leveling sample time at least need 6 clocks
  1167. * higher than tWLO to allow enough time for progagation
  1168. * delay and sampling the prime data bits.
  1169. */
  1170. wrlvl_smpl = 0xf;
  1171. /*
  1172. * Write leveling repetition time
  1173. * at least tWLO + 6 clocks clocks
  1174. * we set it 64
  1175. */
  1176. wrlvl_wlr = 0x6;
  1177. /*
  1178. * Write leveling start time
  1179. * The value use for the DQS_ADJUST for the first sample
  1180. * when write leveling is enabled. It probably needs to be
  1181. * overriden per platform.
  1182. */
  1183. wrlvl_start = 0x8;
  1184. /*
  1185. * Override the write leveling sample and start time
  1186. * according to specific board
  1187. */
  1188. if (popts->wrlvl_override) {
  1189. wrlvl_smpl = popts->wrlvl_sample;
  1190. wrlvl_start = popts->wrlvl_start;
  1191. }
  1192. }
  1193. ddr->ddr_wrlvl_cntl = (0
  1194. | ((wrlvl_en & 0x1) << 31)
  1195. | ((wrlvl_mrd & 0x7) << 24)
  1196. | ((wrlvl_odten & 0x7) << 20)
  1197. | ((wrlvl_dqsen & 0x7) << 16)
  1198. | ((wrlvl_smpl & 0xf) << 12)
  1199. | ((wrlvl_wlr & 0x7) << 8)
  1200. | ((wrlvl_start & 0x1F) << 0)
  1201. );
  1202. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1203. }
  1204. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1205. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1206. {
  1207. /* Self Refresh Idle Threshold */
  1208. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1209. }
  1210. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1211. {
  1212. if (popts->addr_hash) {
  1213. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1214. puts("Address hashing enabled.\n");
  1215. }
  1216. }
  1217. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1218. {
  1219. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1220. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1221. }
  1222. unsigned int
  1223. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1224. {
  1225. unsigned int res = 0;
  1226. /*
  1227. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1228. * not set at the same time.
  1229. */
  1230. if (ddr->ddr_sdram_cfg & 0x10000000
  1231. && ddr->ddr_sdram_cfg & 0x00008000) {
  1232. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1233. " should not be set at the same time.\n");
  1234. res++;
  1235. }
  1236. return res;
  1237. }
  1238. unsigned int
  1239. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1240. fsl_ddr_cfg_regs_t *ddr,
  1241. const common_timing_params_t *common_dimm,
  1242. const dimm_params_t *dimm_params,
  1243. unsigned int dbw_cap_adj,
  1244. unsigned int size_only)
  1245. {
  1246. unsigned int i;
  1247. unsigned int cas_latency;
  1248. unsigned int additive_latency;
  1249. unsigned int sr_it;
  1250. unsigned int zq_en;
  1251. unsigned int wrlvl_en;
  1252. unsigned int ip_rev = 0;
  1253. unsigned int unq_mrs_en = 0;
  1254. int cs_en = 1;
  1255. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1256. if (common_dimm == NULL) {
  1257. printf("Error: subset DIMM params struct null pointer\n");
  1258. return 1;
  1259. }
  1260. /*
  1261. * Process overrides first.
  1262. *
  1263. * FIXME: somehow add dereated caslat to this
  1264. */
  1265. cas_latency = (popts->cas_latency_override)
  1266. ? popts->cas_latency_override_value
  1267. : common_dimm->lowest_common_SPD_caslat;
  1268. additive_latency = (popts->additive_latency_override)
  1269. ? popts->additive_latency_override_value
  1270. : common_dimm->additive_latency;
  1271. sr_it = (popts->auto_self_refresh_en)
  1272. ? popts->sr_it
  1273. : 0;
  1274. /* ZQ calibration */
  1275. zq_en = (popts->zq_en) ? 1 : 0;
  1276. /* write leveling */
  1277. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1278. /* Chip Select Memory Bounds (CSn_BNDS) */
  1279. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1280. unsigned long long ea = 0, sa = 0;
  1281. unsigned int cs_per_dimm
  1282. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1283. unsigned int dimm_number
  1284. = i / cs_per_dimm;
  1285. unsigned long long rank_density
  1286. = dimm_params[dimm_number].rank_density;
  1287. if (((i == 1) && (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1)) ||
  1288. ((i == 2) && (popts->ba_intlv_ctl & 0x04)) ||
  1289. ((i == 3) && (popts->ba_intlv_ctl & FSL_DDR_CS2_CS3))) {
  1290. /*
  1291. * Don't set up boundaries for unused CS
  1292. * cs1 for cs0_cs1, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
  1293. * cs2 for cs0_cs1_cs2_cs3
  1294. * cs3 for cs2_cs3, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
  1295. * But we need to set the ODT_RD_CFG and
  1296. * ODT_WR_CFG for CS1_CONFIG here.
  1297. */
  1298. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1299. continue;
  1300. }
  1301. if (dimm_params[dimm_number].n_ranks == 0) {
  1302. debug("Skipping setup of CS%u "
  1303. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1304. continue;
  1305. }
  1306. if (popts->memctl_interleaving && popts->ba_intlv_ctl) {
  1307. /*
  1308. * This works superbank 2CS
  1309. * There are 2 or more memory controllers configured
  1310. * identically, memory is interleaved between them,
  1311. * and each controller uses rank interleaving within
  1312. * itself. Therefore the starting and ending address
  1313. * on each controller is twice the amount present on
  1314. * each controller. If any CS is not included in the
  1315. * interleaving, the memory on that CS is not accssible
  1316. * and the total memory size is reduced. The CS is also
  1317. * disabled.
  1318. */
  1319. unsigned long long ctlr_density = 0;
  1320. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1321. case FSL_DDR_CS0_CS1:
  1322. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1323. ctlr_density = dimm_params[0].rank_density * 2;
  1324. if (i > 1)
  1325. cs_en = 0;
  1326. break;
  1327. case FSL_DDR_CS2_CS3:
  1328. ctlr_density = dimm_params[0].rank_density;
  1329. if (i > 0)
  1330. cs_en = 0;
  1331. break;
  1332. case FSL_DDR_CS0_CS1_CS2_CS3:
  1333. /*
  1334. * The four CS interleaving should have been verified by
  1335. * populate_memctl_options()
  1336. */
  1337. ctlr_density = dimm_params[0].rank_density * 4;
  1338. break;
  1339. default:
  1340. break;
  1341. }
  1342. ea = (CONFIG_NUM_DDR_CONTROLLERS *
  1343. (ctlr_density >> dbw_cap_adj)) - 1;
  1344. }
  1345. else if (!popts->memctl_interleaving && popts->ba_intlv_ctl) {
  1346. /*
  1347. * If memory interleaving between controllers is NOT
  1348. * enabled, the starting address for each memory
  1349. * controller is distinct. However, because rank
  1350. * interleaving is enabled, the starting and ending
  1351. * addresses of the total memory on that memory
  1352. * controller needs to be programmed into its
  1353. * respective CS0_BNDS.
  1354. */
  1355. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1356. case FSL_DDR_CS0_CS1_CS2_CS3:
  1357. /* CS0+CS1+CS2+CS3 interleaving, only CS0_CNDS
  1358. * needs to be set.
  1359. */
  1360. sa = common_dimm->base_address;
  1361. ea = sa + (4 * (rank_density >> dbw_cap_adj))-1;
  1362. break;
  1363. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1364. /* CS0+CS1 and CS2+CS3 interleaving, CS0_CNDS
  1365. * and CS2_CNDS need to be set.
  1366. */
  1367. if ((i == 2) && (dimm_number == 0)) {
  1368. sa = dimm_params[dimm_number].base_address +
  1369. 2 * (rank_density >> dbw_cap_adj);
  1370. ea = sa + 2 * (rank_density >> dbw_cap_adj) - 1;
  1371. } else {
  1372. sa = dimm_params[dimm_number].base_address;
  1373. ea = sa + (2 * (rank_density >>
  1374. dbw_cap_adj)) - 1;
  1375. }
  1376. break;
  1377. case FSL_DDR_CS0_CS1:
  1378. /* CS0+CS1 interleaving, CS0_CNDS needs
  1379. * to be set
  1380. */
  1381. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1382. sa = dimm_params[dimm_number].base_address;
  1383. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1384. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1385. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1386. } else {
  1387. sa = 0;
  1388. ea = 0;
  1389. }
  1390. if (i == 0)
  1391. ea += (rank_density >> dbw_cap_adj);
  1392. break;
  1393. case FSL_DDR_CS2_CS3:
  1394. /* CS2+CS3 interleaving*/
  1395. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1396. sa = dimm_params[dimm_number].base_address;
  1397. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1398. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1399. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1400. } else {
  1401. sa = 0;
  1402. ea = 0;
  1403. }
  1404. if (i == 2)
  1405. ea += (rank_density >> dbw_cap_adj);
  1406. break;
  1407. default: /* No bank(chip-select) interleaving */
  1408. break;
  1409. }
  1410. }
  1411. else if (popts->memctl_interleaving && !popts->ba_intlv_ctl) {
  1412. /*
  1413. * Only the rank on CS0 of each memory controller may
  1414. * be used if memory controller interleaving is used
  1415. * without rank interleaving within each memory
  1416. * controller. However, the ending address programmed
  1417. * into each CS0 must be the sum of the amount of
  1418. * memory in the two CS0 ranks.
  1419. */
  1420. if (i == 0) {
  1421. ea = (2 * (rank_density >> dbw_cap_adj)) - 1;
  1422. }
  1423. }
  1424. else if (!popts->memctl_interleaving && !popts->ba_intlv_ctl) {
  1425. /*
  1426. * No rank interleaving and no memory controller
  1427. * interleaving.
  1428. */
  1429. sa = dimm_params[dimm_number].base_address;
  1430. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1431. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1432. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1433. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1434. } else {
  1435. sa = 0;
  1436. ea = 0;
  1437. }
  1438. }
  1439. sa >>= 24;
  1440. ea >>= 24;
  1441. ddr->cs[i].bnds = (0
  1442. | ((sa & 0xFFF) << 16) /* starting address MSB */
  1443. | ((ea & 0xFFF) << 0) /* ending address MSB */
  1444. );
  1445. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  1446. if (cs_en) {
  1447. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1448. set_csn_config_2(i, ddr);
  1449. } else
  1450. debug("CS%d is disabled.\n", i);
  1451. }
  1452. /*
  1453. * In the case we only need to compute the ddr sdram size, we only need
  1454. * to set csn registers, so return from here.
  1455. */
  1456. if (size_only)
  1457. return 0;
  1458. set_ddr_eor(ddr, popts);
  1459. #if !defined(CONFIG_FSL_DDR1)
  1460. set_timing_cfg_0(ddr, popts);
  1461. #endif
  1462. set_timing_cfg_3(ddr, common_dimm, cas_latency);
  1463. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  1464. set_timing_cfg_2(ddr, popts, common_dimm,
  1465. cas_latency, additive_latency);
  1466. set_ddr_cdr1(ddr, popts);
  1467. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  1468. ip_rev = fsl_ddr_get_version();
  1469. if (ip_rev > 0x40400)
  1470. unq_mrs_en = 1;
  1471. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  1472. set_ddr_sdram_mode(ddr, popts, common_dimm,
  1473. cas_latency, additive_latency, unq_mrs_en);
  1474. set_ddr_sdram_mode_2(ddr, popts, unq_mrs_en);
  1475. set_ddr_sdram_interval(ddr, popts, common_dimm);
  1476. set_ddr_data_init(ddr);
  1477. set_ddr_sdram_clk_cntl(ddr, popts);
  1478. set_ddr_init_addr(ddr);
  1479. set_ddr_init_ext_addr(ddr);
  1480. set_timing_cfg_4(ddr, popts);
  1481. set_timing_cfg_5(ddr, cas_latency);
  1482. set_ddr_zq_cntl(ddr, zq_en);
  1483. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  1484. set_ddr_sr_cntr(ddr, sr_it);
  1485. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  1486. return check_fsl_memctl_config_regs(ddr);
  1487. }