db64360.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931
  1. /*
  2. * (C) Copyright 2001
  3. * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. * modifications for the DB64360 eval board based by Ingo.Assmus@keymile.com
  24. */
  25. /*
  26. * db64360.c - main board support/init for the Galileo Eval board.
  27. */
  28. #include <common.h>
  29. #include <74xx_7xx.h>
  30. #include "../include/memory.h"
  31. #include "../include/pci.h"
  32. #include "../include/mv_gen_reg.h"
  33. #include <net.h>
  34. #include "eth.h"
  35. #include "mpsc.h"
  36. #include "i2c.h"
  37. #include "64360.h"
  38. #include "mv_regs.h"
  39. #undef DEBUG
  40. /*#define DEBUG */
  41. #define MAP_PCI
  42. #ifdef DEBUG
  43. #define DP(x) x
  44. #else
  45. #define DP(x)
  46. #endif
  47. /* ------------------------------------------------------------------------- */
  48. /* this is the current GT register space location */
  49. /* it starts at CFG_DFL_GT_REGS but moves later to CFG_GT_REGS */
  50. /* Unfortunately, we cant change it while we are in flash, so we initialize it
  51. * to the "final" value. This means that any debug_led calls before
  52. * board_early_init_f wont work right (like in cpu_init_f).
  53. * See also my_remap_gt_regs below. (NTL)
  54. */
  55. void board_prebootm_init (void);
  56. unsigned int INTERNAL_REG_BASE_ADDR = CFG_GT_REGS;
  57. int display_mem_map (void);
  58. /* ------------------------------------------------------------------------- */
  59. /*
  60. * This is a version of the GT register space remapping function that
  61. * doesn't touch globals (meaning, it's ok to run from flash.)
  62. *
  63. * Unfortunately, this has the side effect that a writable
  64. * INTERNAL_REG_BASE_ADDR is impossible. Oh well.
  65. */
  66. void my_remap_gt_regs (u32 cur_loc, u32 new_loc)
  67. {
  68. u32 temp;
  69. /* check and see if it's already moved */
  70. /* original ppcboot 1.1.6 source
  71. temp = in_le32((u32 *)(new_loc + INTERNAL_SPACE_DECODE));
  72. if ((temp & 0xffff) == new_loc >> 20)
  73. return;
  74. temp = (in_le32((u32 *)(cur_loc + INTERNAL_SPACE_DECODE)) &
  75. 0xffff0000) | (new_loc >> 20);
  76. out_le32((u32 *)(cur_loc + INTERNAL_SPACE_DECODE), temp);
  77. while (GTREGREAD(INTERNAL_SPACE_DECODE) != temp);
  78. original ppcboot 1.1.6 source end */
  79. temp = in_le32 ((u32 *) (new_loc + INTERNAL_SPACE_DECODE));
  80. if ((temp & 0xffff) == new_loc >> 16)
  81. return;
  82. temp = (in_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE)) &
  83. 0xffff0000) | (new_loc >> 16);
  84. out_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE), temp);
  85. while (GTREGREAD (INTERNAL_SPACE_DECODE) != temp);
  86. }
  87. #ifdef CONFIG_PCI
  88. static void gt_pci_config (void)
  89. {
  90. unsigned int stat;
  91. unsigned int val = 0x00fff864; /* DINK32: BusNum 23:16, DevNum 15:11, FuncNum 10:8, RegNum 7:2 */
  92. /* In PCIX mode devices provide their own bus and device numbers. We query the Discovery II's
  93. * config registers by writing ones to the bus and device.
  94. * We then update the Virtual register with the correct value for the bus and device.
  95. */
  96. if ((GTREGREAD (PCI_0_MODE) & (BIT4 | BIT5)) != 0) { /*if PCI-X */
  97. GT_REG_WRITE (PCI_0_CONFIG_ADDR, BIT31 | val);
  98. GT_REG_READ (PCI_0_CONFIG_DATA_VIRTUAL_REG, &stat);
  99. GT_REG_WRITE (PCI_0_CONFIG_ADDR, BIT31 | val);
  100. GT_REG_WRITE (PCI_0_CONFIG_DATA_VIRTUAL_REG,
  101. (stat & 0xffff0000) | CFG_PCI_IDSEL);
  102. }
  103. if ((GTREGREAD (PCI_1_MODE) & (BIT4 | BIT5)) != 0) { /*if PCI-X */
  104. GT_REG_WRITE (PCI_1_CONFIG_ADDR, BIT31 | val);
  105. GT_REG_READ (PCI_1_CONFIG_DATA_VIRTUAL_REG, &stat);
  106. GT_REG_WRITE (PCI_1_CONFIG_ADDR, BIT31 | val);
  107. GT_REG_WRITE (PCI_1_CONFIG_DATA_VIRTUAL_REG,
  108. (stat & 0xffff0000) | CFG_PCI_IDSEL);
  109. }
  110. /* Enable master */
  111. PCI_MASTER_ENABLE (0, SELF);
  112. PCI_MASTER_ENABLE (1, SELF);
  113. /* Enable PCI0/1 Mem0 and IO 0 disable all others */
  114. GT_REG_READ (BASE_ADDR_ENABLE, &stat);
  115. stat |= (1 << 11) | (1 << 12) | (1 << 13) | (1 << 16) | (1 << 17) | (1
  116. <<
  117. 18);
  118. stat &= ~((1 << 9) | (1 << 10) | (1 << 14) | (1 << 15));
  119. GT_REG_WRITE (BASE_ADDR_ENABLE, stat);
  120. /* ronen- add write to pci remap registers for 64460.
  121. in 64360 when writing to pci base go and overide remap automaticaly,
  122. in 64460 it doesn't */
  123. GT_REG_WRITE (PCI_0_IO_BASE_ADDR, CFG_PCI0_IO_BASE >> 16);
  124. GT_REG_WRITE (PCI_0I_O_ADDRESS_REMAP, CFG_PCI0_IO_BASE >> 16);
  125. GT_REG_WRITE (PCI_0_IO_SIZE, (CFG_PCI0_IO_SIZE - 1) >> 16);
  126. GT_REG_WRITE (PCI_0_MEMORY0_BASE_ADDR, CFG_PCI0_MEM_BASE >> 16);
  127. GT_REG_WRITE (PCI_0MEMORY0_ADDRESS_REMAP, CFG_PCI0_MEM_BASE >> 16);
  128. GT_REG_WRITE (PCI_0_MEMORY0_SIZE, (CFG_PCI0_MEM_SIZE - 1) >> 16);
  129. GT_REG_WRITE (PCI_1_IO_BASE_ADDR, CFG_PCI1_IO_BASE >> 16);
  130. GT_REG_WRITE (PCI_1I_O_ADDRESS_REMAP, CFG_PCI1_IO_BASE >> 16);
  131. GT_REG_WRITE (PCI_1_IO_SIZE, (CFG_PCI1_IO_SIZE - 1) >> 16);
  132. GT_REG_WRITE (PCI_1_MEMORY0_BASE_ADDR, CFG_PCI1_MEM_BASE >> 16);
  133. GT_REG_WRITE (PCI_1MEMORY0_ADDRESS_REMAP, CFG_PCI1_MEM_BASE >> 16);
  134. GT_REG_WRITE (PCI_1_MEMORY0_SIZE, (CFG_PCI1_MEM_SIZE - 1) >> 16);
  135. /* PCI interface settings */
  136. /* Timeout set to retry forever */
  137. GT_REG_WRITE (PCI_0TIMEOUT_RETRY, 0x0);
  138. GT_REG_WRITE (PCI_1TIMEOUT_RETRY, 0x0);
  139. /* ronen - enable only CS0 and Internal reg!! */
  140. GT_REG_WRITE (PCI_0BASE_ADDRESS_REGISTERS_ENABLE, 0xfffffdfe);
  141. GT_REG_WRITE (PCI_1BASE_ADDRESS_REGISTERS_ENABLE, 0xfffffdfe);
  142. /*ronen update the pci internal registers base address.*/
  143. #ifdef MAP_PCI
  144. for (stat = 0; stat <= PCI_HOST1; stat++)
  145. pciWriteConfigReg (stat,
  146. PCI_INTERNAL_REGISTERS_MEMORY_MAPPED_BASE_ADDRESS,
  147. SELF, CFG_GT_REGS);
  148. #endif
  149. }
  150. #endif
  151. /* Setup CPU interface paramaters */
  152. static void gt_cpu_config (void)
  153. {
  154. cpu_t cpu = get_cpu_type ();
  155. ulong tmp;
  156. /* cpu configuration register */
  157. tmp = GTREGREAD (CPU_CONFIGURATION);
  158. /* set the SINGLE_CPU bit see MV64360 P.399 */
  159. #ifndef CFG_GT_DUAL_CPU /* SINGLE_CPU seems to cause JTAG problems */
  160. tmp |= CPU_CONF_SINGLE_CPU;
  161. #endif
  162. tmp &= ~CPU_CONF_AACK_DELAY_2;
  163. tmp |= CPU_CONF_DP_VALID;
  164. tmp |= CPU_CONF_AP_VALID;
  165. tmp |= CPU_CONF_PIPELINE;
  166. GT_REG_WRITE (CPU_CONFIGURATION, tmp); /* Marvell (VXWorks) writes 0x20220FF */
  167. /* CPU master control register */
  168. tmp = GTREGREAD (CPU_MASTER_CONTROL);
  169. tmp |= CPU_MAST_CTL_ARB_EN;
  170. if ((cpu == CPU_7400) ||
  171. (cpu == CPU_7410) || (cpu == CPU_7455) || (cpu == CPU_7450)) {
  172. tmp |= CPU_MAST_CTL_CLEAN_BLK;
  173. tmp |= CPU_MAST_CTL_FLUSH_BLK;
  174. } else {
  175. /* cleanblock must be cleared for CPUs
  176. * that do not support this command (603e, 750)
  177. * see Res#1 */
  178. tmp &= ~CPU_MAST_CTL_CLEAN_BLK;
  179. tmp &= ~CPU_MAST_CTL_FLUSH_BLK;
  180. }
  181. GT_REG_WRITE (CPU_MASTER_CONTROL, tmp);
  182. }
  183. /*
  184. * board_early_init_f.
  185. *
  186. * set up gal. device mappings, etc.
  187. */
  188. int board_early_init_f (void)
  189. {
  190. uchar sram_boot = 0;
  191. /*
  192. * set up the GT the way the kernel wants it
  193. * the call to move the GT register space will obviously
  194. * fail if it has already been done, but we're going to assume
  195. * that if it's not at the power-on location, it's where we put
  196. * it last time. (huber)
  197. */
  198. my_remap_gt_regs (CFG_DFL_GT_REGS, CFG_GT_REGS);
  199. /* No PCI in first release of Port To_do: enable it. */
  200. #ifdef CONFIG_PCI
  201. gt_pci_config ();
  202. #endif
  203. /* mask all external interrupt sources */
  204. GT_REG_WRITE (CPU_INTERRUPT_MASK_REGISTER_LOW, 0);
  205. GT_REG_WRITE (CPU_INTERRUPT_MASK_REGISTER_HIGH, 0);
  206. /* new in MV6436x */
  207. GT_REG_WRITE (CPU_INTERRUPT_1_MASK_REGISTER_LOW, 0);
  208. GT_REG_WRITE (CPU_INTERRUPT_1_MASK_REGISTER_HIGH, 0);
  209. /* --------------------- */
  210. GT_REG_WRITE (PCI_0INTERRUPT_CAUSE_MASK_REGISTER_LOW, 0);
  211. GT_REG_WRITE (PCI_0INTERRUPT_CAUSE_MASK_REGISTER_HIGH, 0);
  212. GT_REG_WRITE (PCI_1INTERRUPT_CAUSE_MASK_REGISTER_LOW, 0);
  213. GT_REG_WRITE (PCI_1INTERRUPT_CAUSE_MASK_REGISTER_HIGH, 0);
  214. /* does not exist in MV6436x
  215. GT_REG_WRITE(CPU_INT_0_MASK, 0);
  216. GT_REG_WRITE(CPU_INT_1_MASK, 0);
  217. GT_REG_WRITE(CPU_INT_2_MASK, 0);
  218. GT_REG_WRITE(CPU_INT_3_MASK, 0);
  219. --------------------- */
  220. /* ----- DEVICE BUS SETTINGS ------ */
  221. /*
  222. * EVB
  223. * 0 - SRAM ????
  224. * 1 - RTC ????
  225. * 2 - UART ????
  226. * 3 - Flash checked 32Bit Intel Strata
  227. * boot - BootCS checked 8Bit 29LV040B
  228. *
  229. * Zuma
  230. * 0 - Flash
  231. * boot - BootCS
  232. */
  233. /*
  234. * the dual 7450 module requires burst access to the boot
  235. * device, so the serial rom copies the boot device to the
  236. * on-board sram on the eval board, and updates the correct
  237. * registers to boot from the sram. (device0)
  238. */
  239. if (memoryGetDeviceBaseAddress (DEVICE0) == CFG_DFL_BOOTCS_BASE)
  240. sram_boot = 1;
  241. if (!sram_boot)
  242. memoryMapDeviceSpace (DEVICE0, CFG_DEV0_SPACE, CFG_DEV0_SIZE);
  243. memoryMapDeviceSpace (DEVICE1, CFG_DEV1_SPACE, CFG_DEV1_SIZE);
  244. memoryMapDeviceSpace (DEVICE2, CFG_DEV2_SPACE, CFG_DEV2_SIZE);
  245. memoryMapDeviceSpace (DEVICE3, CFG_DEV3_SPACE, CFG_DEV3_SIZE);
  246. /* configure device timing */
  247. #ifdef CFG_DEV0_PAR /* set port parameters for SRAM device module access */
  248. if (!sram_boot)
  249. GT_REG_WRITE (DEVICE_BANK0PARAMETERS, CFG_DEV0_PAR);
  250. #endif
  251. #ifdef CFG_DEV1_PAR /* set port parameters for RTC device module access */
  252. GT_REG_WRITE (DEVICE_BANK1PARAMETERS, CFG_DEV1_PAR);
  253. #endif
  254. #ifdef CFG_DEV2_PAR /* set port parameters for DUART device module access */
  255. GT_REG_WRITE (DEVICE_BANK2PARAMETERS, CFG_DEV2_PAR);
  256. #endif
  257. #ifdef CFG_32BIT_BOOT_PAR /* set port parameters for Flash device module access */
  258. /* detect if we are booting from the 32 bit flash */
  259. if (GTREGREAD (DEVICE_BOOT_BANK_PARAMETERS) & (0x3 << 20)) {
  260. /* 32 bit boot flash */
  261. GT_REG_WRITE (DEVICE_BANK3PARAMETERS, CFG_8BIT_BOOT_PAR);
  262. GT_REG_WRITE (DEVICE_BOOT_BANK_PARAMETERS,
  263. CFG_32BIT_BOOT_PAR);
  264. } else {
  265. /* 8 bit boot flash */
  266. GT_REG_WRITE (DEVICE_BANK3PARAMETERS, CFG_32BIT_BOOT_PAR);
  267. GT_REG_WRITE (DEVICE_BOOT_BANK_PARAMETERS, CFG_8BIT_BOOT_PAR);
  268. }
  269. #else
  270. /* 8 bit boot flash only */
  271. /* GT_REG_WRITE(DEVICE_BOOT_BANK_PARAMETERS, CFG_8BIT_BOOT_PAR);*/
  272. #endif
  273. gt_cpu_config ();
  274. /* MPP setup */
  275. GT_REG_WRITE (MPP_CONTROL0, CFG_MPP_CONTROL_0);
  276. GT_REG_WRITE (MPP_CONTROL1, CFG_MPP_CONTROL_1);
  277. GT_REG_WRITE (MPP_CONTROL2, CFG_MPP_CONTROL_2);
  278. GT_REG_WRITE (MPP_CONTROL3, CFG_MPP_CONTROL_3);
  279. GT_REG_WRITE (GPP_LEVEL_CONTROL, CFG_GPP_LEVEL_CONTROL);
  280. DEBUG_LED0_ON ();
  281. DEBUG_LED1_ON ();
  282. DEBUG_LED2_ON ();
  283. return 0;
  284. }
  285. /* various things to do after relocation */
  286. int misc_init_r ()
  287. {
  288. icache_enable ();
  289. #ifdef CFG_L2
  290. l2cache_enable ();
  291. #endif
  292. #ifdef CONFIG_MPSC
  293. mpsc_sdma_init ();
  294. mpsc_init2 ();
  295. #endif
  296. #if 0
  297. /* disable the dcache and MMU */
  298. dcache_lock ();
  299. #endif
  300. return 0;
  301. }
  302. void after_reloc (ulong dest_addr, gd_t * gd)
  303. {
  304. /* check to see if we booted from the sram. If so, move things
  305. * back to the way they should be. (we're running from main
  306. * memory at this point now */
  307. if (memoryGetDeviceBaseAddress (DEVICE0) == CFG_DFL_BOOTCS_BASE) {
  308. memoryMapDeviceSpace (DEVICE0, CFG_DEV0_SPACE, CFG_DEV0_SIZE);
  309. memoryMapDeviceSpace (BOOT_DEVICE, CFG_DFL_BOOTCS_BASE, _8M);
  310. }
  311. display_mem_map ();
  312. /* now, jump to the main ppcboot board init code */
  313. board_init_r (gd, dest_addr);
  314. /* NOTREACHED */
  315. }
  316. /* ------------------------------------------------------------------------- */
  317. /*
  318. * Check Board Identity:
  319. *
  320. * right now, assume borad type. (there is just one...after all)
  321. */
  322. int checkboard (void)
  323. {
  324. int l_type = 0;
  325. printf ("BOARD: %s\n", CFG_BOARD_NAME);
  326. return (l_type);
  327. }
  328. /* utility functions */
  329. void debug_led (int led, int mode)
  330. {
  331. volatile int *addr = 0;
  332. int dummy;
  333. if (mode == 1) {
  334. switch (led) {
  335. case 0:
  336. addr = (int *) ((unsigned int) CFG_DEV1_SPACE |
  337. 0x08000);
  338. break;
  339. case 1:
  340. addr = (int *) ((unsigned int) CFG_DEV1_SPACE |
  341. 0x0c000);
  342. break;
  343. case 2:
  344. addr = (int *) ((unsigned int) CFG_DEV1_SPACE |
  345. 0x10000);
  346. break;
  347. }
  348. } else if (mode == 0) {
  349. switch (led) {
  350. case 0:
  351. addr = (int *) ((unsigned int) CFG_DEV1_SPACE |
  352. 0x14000);
  353. break;
  354. case 1:
  355. addr = (int *) ((unsigned int) CFG_DEV1_SPACE |
  356. 0x18000);
  357. break;
  358. case 2:
  359. addr = (int *) ((unsigned int) CFG_DEV1_SPACE |
  360. 0x1c000);
  361. break;
  362. }
  363. }
  364. dummy = *addr;
  365. }
  366. int display_mem_map (void)
  367. {
  368. int i, j;
  369. unsigned int base, size, width;
  370. /* SDRAM */
  371. printf ("SD (DDR) RAM\n");
  372. for (i = 0; i <= BANK3; i++) {
  373. base = memoryGetBankBaseAddress (i);
  374. size = memoryGetBankSize (i);
  375. if (size != 0) {
  376. printf ("BANK%d: base - 0x%08x\tsize - %dM bytes\n",
  377. i, base, size >> 20);
  378. }
  379. }
  380. /* CPU's PCI windows */
  381. for (i = 0; i <= PCI_HOST1; i++) {
  382. printf ("\nCPU's PCI %d windows\n", i);
  383. base = pciGetSpaceBase (i, PCI_IO);
  384. size = pciGetSpaceSize (i, PCI_IO);
  385. printf (" IO: base - 0x%08x\tsize - %dM bytes\n", base,
  386. size >> 20);
  387. for (j = 0;
  388. j <=
  389. PCI_REGION0
  390. /*ronen currently only first PCI MEM is used 3 */ ;
  391. j++) {
  392. base = pciGetSpaceBase (i, j);
  393. size = pciGetSpaceSize (i, j);
  394. printf ("MEMORY %d: base - 0x%08x\tsize - %dM bytes\n", j, base, size >> 20);
  395. }
  396. }
  397. /* Devices */
  398. printf ("\nDEVICES\n");
  399. for (i = 0; i <= DEVICE3; i++) {
  400. base = memoryGetDeviceBaseAddress (i);
  401. size = memoryGetDeviceSize (i);
  402. width = memoryGetDeviceWidth (i) * 8;
  403. printf ("DEV %d: base - 0x%08x size - %dM bytes\twidth - %d bits", i, base, size >> 20, width);
  404. if (i == 0)
  405. printf ("\t- EXT SRAM (actual - 1M)\n");
  406. else if (i == 1)
  407. printf ("\t- RTC\n");
  408. else if (i == 2)
  409. printf ("\t- UART\n");
  410. else
  411. printf ("\t- LARGE FLASH\n");
  412. }
  413. /* Bootrom */
  414. base = memoryGetDeviceBaseAddress (BOOT_DEVICE); /* Boot */
  415. size = memoryGetDeviceSize (BOOT_DEVICE);
  416. width = memoryGetDeviceWidth (BOOT_DEVICE) * 8;
  417. printf (" BOOT: base - 0x%08x size - %dM bytes\twidth - %d bits\n",
  418. base, size >> 20, width);
  419. return (0);
  420. }
  421. /* DRAM check routines copied from gw8260 */
  422. #if defined (CFG_DRAM_TEST)
  423. /*********************************************************************/
  424. /* NAME: move64() - moves a double word (64-bit) */
  425. /* */
  426. /* DESCRIPTION: */
  427. /* this function performs a double word move from the data at */
  428. /* the source pointer to the location at the destination pointer. */
  429. /* */
  430. /* INPUTS: */
  431. /* unsigned long long *src - pointer to data to move */
  432. /* */
  433. /* OUTPUTS: */
  434. /* unsigned long long *dest - pointer to locate to move data */
  435. /* */
  436. /* RETURNS: */
  437. /* None */
  438. /* */
  439. /* RESTRICTIONS/LIMITATIONS: */
  440. /* May cloober fr0. */
  441. /* */
  442. /*********************************************************************/
  443. static void move64 (unsigned long long *src, unsigned long long *dest)
  444. {
  445. asm ("lfd 0, 0(3)\n\t" /* fpr0 = *scr */
  446. "stfd 0, 0(4)" /* *dest = fpr0 */
  447. : : : "fr0"); /* Clobbers fr0 */
  448. return;
  449. }
  450. #if defined (CFG_DRAM_TEST_DATA)
  451. unsigned long long pattern[] = {
  452. 0xaaaaaaaaaaaaaaaaULL,
  453. 0xccccccccccccccccULL,
  454. 0xf0f0f0f0f0f0f0f0ULL,
  455. 0xff00ff00ff00ff00ULL,
  456. 0xffff0000ffff0000ULL,
  457. 0xffffffff00000000ULL,
  458. 0x00000000ffffffffULL,
  459. 0x0000ffff0000ffffULL,
  460. 0x00ff00ff00ff00ffULL,
  461. 0x0f0f0f0f0f0f0f0fULL,
  462. 0x3333333333333333ULL,
  463. 0x5555555555555555ULL,
  464. };
  465. /*********************************************************************/
  466. /* NAME: mem_test_data() - test data lines for shorts and opens */
  467. /* */
  468. /* DESCRIPTION: */
  469. /* Tests data lines for shorts and opens by forcing adjacent data */
  470. /* to opposite states. Because the data lines could be routed in */
  471. /* an arbitrary manner the must ensure test patterns ensure that */
  472. /* every case is tested. By using the following series of binary */
  473. /* patterns every combination of adjacent bits is test regardless */
  474. /* of routing. */
  475. /* */
  476. /* ...101010101010101010101010 */
  477. /* ...110011001100110011001100 */
  478. /* ...111100001111000011110000 */
  479. /* ...111111110000000011111111 */
  480. /* */
  481. /* Carrying this out, gives us six hex patterns as follows: */
  482. /* */
  483. /* 0xaaaaaaaaaaaaaaaa */
  484. /* 0xcccccccccccccccc */
  485. /* 0xf0f0f0f0f0f0f0f0 */
  486. /* 0xff00ff00ff00ff00 */
  487. /* 0xffff0000ffff0000 */
  488. /* 0xffffffff00000000 */
  489. /* */
  490. /* The number test patterns will always be given by: */
  491. /* */
  492. /* log(base 2)(number data bits) = log2 (64) = 6 */
  493. /* */
  494. /* To test for short and opens to other signals on our boards. we */
  495. /* simply */
  496. /* test with the 1's complemnt of the paterns as well. */
  497. /* */
  498. /* OUTPUTS: */
  499. /* Displays failing test pattern */
  500. /* */
  501. /* RETURNS: */
  502. /* 0 - Passed test */
  503. /* 1 - Failed test */
  504. /* */
  505. /* RESTRICTIONS/LIMITATIONS: */
  506. /* Assumes only one one SDRAM bank */
  507. /* */
  508. /*********************************************************************/
  509. int mem_test_data (void)
  510. {
  511. unsigned long long *pmem = (unsigned long long *) CFG_MEMTEST_START;
  512. unsigned long long temp64 = 0;
  513. int num_patterns = sizeof (pattern) / sizeof (pattern[0]);
  514. int i;
  515. unsigned int hi, lo;
  516. for (i = 0; i < num_patterns; i++) {
  517. move64 (&(pattern[i]), pmem);
  518. move64 (pmem, &temp64);
  519. /* hi = (temp64>>32) & 0xffffffff; */
  520. /* lo = temp64 & 0xffffffff; */
  521. /* printf("\ntemp64 = 0x%08x%08x", hi, lo); */
  522. hi = (pattern[i] >> 32) & 0xffffffff;
  523. lo = pattern[i] & 0xffffffff;
  524. /* printf("\npattern[%d] = 0x%08x%08x", i, hi, lo); */
  525. if (temp64 != pattern[i]) {
  526. printf ("\n Data Test Failed, pattern 0x%08x%08x",
  527. hi, lo);
  528. return 1;
  529. }
  530. }
  531. return 0;
  532. }
  533. #endif /* CFG_DRAM_TEST_DATA */
  534. #if defined (CFG_DRAM_TEST_ADDRESS)
  535. /*********************************************************************/
  536. /* NAME: mem_test_address() - test address lines */
  537. /* */
  538. /* DESCRIPTION: */
  539. /* This function performs a test to verify that each word im */
  540. /* memory is uniquly addressable. The test sequence is as follows: */
  541. /* */
  542. /* 1) write the address of each word to each word. */
  543. /* 2) verify that each location equals its address */
  544. /* */
  545. /* OUTPUTS: */
  546. /* Displays failing test pattern and address */
  547. /* */
  548. /* RETURNS: */
  549. /* 0 - Passed test */
  550. /* 1 - Failed test */
  551. /* */
  552. /* RESTRICTIONS/LIMITATIONS: */
  553. /* */
  554. /* */
  555. /*********************************************************************/
  556. int mem_test_address (void)
  557. {
  558. volatile unsigned int *pmem =
  559. (volatile unsigned int *) CFG_MEMTEST_START;
  560. const unsigned int size = (CFG_MEMTEST_END - CFG_MEMTEST_START) / 4;
  561. unsigned int i;
  562. /* write address to each location */
  563. for (i = 0; i < size; i++) {
  564. pmem[i] = i;
  565. }
  566. /* verify each loaction */
  567. for (i = 0; i < size; i++) {
  568. if (pmem[i] != i) {
  569. printf ("\n Address Test Failed at 0x%x", i);
  570. return 1;
  571. }
  572. }
  573. return 0;
  574. }
  575. #endif /* CFG_DRAM_TEST_ADDRESS */
  576. #if defined (CFG_DRAM_TEST_WALK)
  577. /*********************************************************************/
  578. /* NAME: mem_march() - memory march */
  579. /* */
  580. /* DESCRIPTION: */
  581. /* Marches up through memory. At each location verifies rmask if */
  582. /* read = 1. At each location write wmask if write = 1. Displays */
  583. /* failing address and pattern. */
  584. /* */
  585. /* INPUTS: */
  586. /* volatile unsigned long long * base - start address of test */
  587. /* unsigned int size - number of dwords(64-bit) to test */
  588. /* unsigned long long rmask - read verify mask */
  589. /* unsigned long long wmask - wrtie verify mask */
  590. /* short read - verifies rmask if read = 1 */
  591. /* short write - writes wmask if write = 1 */
  592. /* */
  593. /* OUTPUTS: */
  594. /* Displays failing test pattern and address */
  595. /* */
  596. /* RETURNS: */
  597. /* 0 - Passed test */
  598. /* 1 - Failed test */
  599. /* */
  600. /* RESTRICTIONS/LIMITATIONS: */
  601. /* */
  602. /* */
  603. /*********************************************************************/
  604. int mem_march (volatile unsigned long long *base,
  605. unsigned int size,
  606. unsigned long long rmask,
  607. unsigned long long wmask, short read, short write)
  608. {
  609. unsigned int i;
  610. unsigned long long temp = 0;
  611. unsigned int hitemp, lotemp, himask, lomask;
  612. for (i = 0; i < size; i++) {
  613. if (read != 0) {
  614. /* temp = base[i]; */
  615. move64 ((unsigned long long *) &(base[i]), &temp);
  616. if (rmask != temp) {
  617. hitemp = (temp >> 32) & 0xffffffff;
  618. lotemp = temp & 0xffffffff;
  619. himask = (rmask >> 32) & 0xffffffff;
  620. lomask = rmask & 0xffffffff;
  621. printf ("\n Walking one's test failed: address = 0x%08x," "\n\texpected 0x%08x%08x, found 0x%08x%08x", i << 3, himask, lomask, hitemp, lotemp);
  622. return 1;
  623. }
  624. }
  625. if (write != 0) {
  626. /* base[i] = wmask; */
  627. move64 (&wmask, (unsigned long long *) &(base[i]));
  628. }
  629. }
  630. return 0;
  631. }
  632. #endif /* CFG_DRAM_TEST_WALK */
  633. /*********************************************************************/
  634. /* NAME: mem_test_walk() - a simple walking ones test */
  635. /* */
  636. /* DESCRIPTION: */
  637. /* Performs a walking ones through entire physical memory. The */
  638. /* test uses as series of memory marches, mem_march(), to verify */
  639. /* and write the test patterns to memory. The test sequence is as */
  640. /* follows: */
  641. /* 1) march writing 0000...0001 */
  642. /* 2) march verifying 0000...0001 , writing 0000...0010 */
  643. /* 3) repeat step 2 shifting masks left 1 bit each time unitl */
  644. /* the write mask equals 1000...0000 */
  645. /* 4) march verifying 1000...0000 */
  646. /* The test fails if any of the memory marches return a failure. */
  647. /* */
  648. /* OUTPUTS: */
  649. /* Displays which pass on the memory test is executing */
  650. /* */
  651. /* RETURNS: */
  652. /* 0 - Passed test */
  653. /* 1 - Failed test */
  654. /* */
  655. /* RESTRICTIONS/LIMITATIONS: */
  656. /* */
  657. /* */
  658. /*********************************************************************/
  659. int mem_test_walk (void)
  660. {
  661. unsigned long long mask;
  662. volatile unsigned long long *pmem =
  663. (volatile unsigned long long *) CFG_MEMTEST_START;
  664. const unsigned long size = (CFG_MEMTEST_END - CFG_MEMTEST_START) / 8;
  665. unsigned int i;
  666. mask = 0x01;
  667. printf ("Initial Pass");
  668. mem_march (pmem, size, 0x0, 0x1, 0, 1);
  669. printf ("\b\b\b\b\b\b\b\b\b\b\b\b");
  670. printf (" ");
  671. printf (" ");
  672. printf ("\b\b\b\b\b\b\b\b\b\b\b\b");
  673. for (i = 0; i < 63; i++) {
  674. printf ("Pass %2d", i + 2);
  675. if (mem_march (pmem, size, mask, mask << 1, 1, 1) != 0) {
  676. /*printf("mask: 0x%x, pass: %d, ", mask, i); */
  677. return 1;
  678. }
  679. mask = mask << 1;
  680. printf ("\b\b\b\b\b\b\b");
  681. }
  682. printf ("Last Pass");
  683. if (mem_march (pmem, size, 0, mask, 0, 1) != 0) {
  684. /* printf("mask: 0x%x", mask); */
  685. return 1;
  686. }
  687. printf ("\b\b\b\b\b\b\b\b\b");
  688. printf (" ");
  689. printf ("\b\b\b\b\b\b\b\b\b");
  690. return 0;
  691. }
  692. /*********************************************************************/
  693. /* NAME: testdram() - calls any enabled memory tests */
  694. /* */
  695. /* DESCRIPTION: */
  696. /* Runs memory tests if the environment test variables are set to */
  697. /* 'y'. */
  698. /* */
  699. /* INPUTS: */
  700. /* testdramdata - If set to 'y', data test is run. */
  701. /* testdramaddress - If set to 'y', address test is run. */
  702. /* testdramwalk - If set to 'y', walking ones test is run */
  703. /* */
  704. /* OUTPUTS: */
  705. /* None */
  706. /* */
  707. /* RETURNS: */
  708. /* 0 - Passed test */
  709. /* 1 - Failed test */
  710. /* */
  711. /* RESTRICTIONS/LIMITATIONS: */
  712. /* */
  713. /* */
  714. /*********************************************************************/
  715. int testdram (void)
  716. {
  717. char *s;
  718. int rundata, runaddress, runwalk;
  719. s = getenv ("testdramdata");
  720. rundata = (s && (*s == 'y')) ? 1 : 0;
  721. s = getenv ("testdramaddress");
  722. runaddress = (s && (*s == 'y')) ? 1 : 0;
  723. s = getenv ("testdramwalk");
  724. runwalk = (s && (*s == 'y')) ? 1 : 0;
  725. /* rundata = 1; */
  726. /* runaddress = 0; */
  727. /* runwalk = 0; */
  728. if ((rundata == 1) || (runaddress == 1) || (runwalk == 1)) {
  729. printf ("Testing RAM from 0x%08x to 0x%08x ... (don't panic... that will take a moment !!!!)\n", CFG_MEMTEST_START, CFG_MEMTEST_END);
  730. }
  731. #ifdef CFG_DRAM_TEST_DATA
  732. if (rundata == 1) {
  733. printf ("Test DATA ... ");
  734. if (mem_test_data () == 1) {
  735. printf ("failed \n");
  736. return 1;
  737. } else
  738. printf ("ok \n");
  739. }
  740. #endif
  741. #ifdef CFG_DRAM_TEST_ADDRESS
  742. if (runaddress == 1) {
  743. printf ("Test ADDRESS ... ");
  744. if (mem_test_address () == 1) {
  745. printf ("failed \n");
  746. return 1;
  747. } else
  748. printf ("ok \n");
  749. }
  750. #endif
  751. #ifdef CFG_DRAM_TEST_WALK
  752. if (runwalk == 1) {
  753. printf ("Test WALKING ONEs ... ");
  754. if (mem_test_walk () == 1) {
  755. printf ("failed \n");
  756. return 1;
  757. } else
  758. printf ("ok \n");
  759. }
  760. #endif
  761. if ((rundata == 1) || (runaddress == 1) || (runwalk == 1)) {
  762. printf ("passed\n");
  763. }
  764. return 0;
  765. }
  766. #endif /* CFG_DRAM_TEST */
  767. /* ronen - the below functions are used by the bootm function */
  768. /* - we map the base register to fbe00000 (same mapping as in the LSP) */
  769. /* - we turn off the RX gig dmas - to prevent the dma from overunning */
  770. /* the kernel data areas. */
  771. /* - we diable and invalidate the icache and dcache. */
  772. void my_remap_gt_regs_bootm (u32 cur_loc, u32 new_loc)
  773. {
  774. u32 temp;
  775. temp = in_le32 ((u32 *) (new_loc + INTERNAL_SPACE_DECODE));
  776. if ((temp & 0xffff) == new_loc >> 16)
  777. return;
  778. temp = (in_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE)) &
  779. 0xffff0000) | (new_loc >> 16);
  780. out_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE), temp);
  781. while ((WORD_SWAP (*((volatile unsigned int *) (NONE_CACHEABLE |
  782. new_loc |
  783. (INTERNAL_SPACE_DECODE)))))
  784. != temp);
  785. }
  786. void board_prebootm_init ()
  787. {
  788. /* change window size of PCI1 IO in order tp prevent overlaping with REG BASE. */
  789. GT_REG_WRITE (PCI_1_IO_SIZE, (_64K - 1) >> 16);
  790. /* Stop GigE Rx DMA engines */
  791. GT_REG_WRITE (MV64360_ETH_RECEIVE_QUEUE_COMMAND_REG (0), 0x0000ff00);
  792. GT_REG_WRITE (MV64360_ETH_RECEIVE_QUEUE_COMMAND_REG (1), 0x0000ff00);
  793. /* MV_REG_WRITE (MV64360_ETH_RECEIVE_QUEUE_COMMAND_REG(2), 0x0000ff00); */
  794. /* Relocate MV64360 internal regs */
  795. my_remap_gt_regs_bootm (CFG_GT_REGS, BRIDGE_REG_BASE_BOOTM);
  796. icache_disable ();
  797. dcache_disable ();
  798. }