vision2.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713
  1. /*
  2. * (C) Copyright 2010
  3. * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/io.h>
  27. #include <asm/arch/imx-regs.h>
  28. #include <asm/arch/mx5x_pins.h>
  29. #include <asm/arch/crm_regs.h>
  30. #include <asm/arch/iomux.h>
  31. #include <asm/gpio.h>
  32. #include <asm/arch/sys_proto.h>
  33. #include <i2c.h>
  34. #include <mmc.h>
  35. #include <pmic.h>
  36. #include <fsl_esdhc.h>
  37. #include <fsl_pmic.h>
  38. #include <mc13892.h>
  39. #include <linux/fb.h>
  40. #include <ipu_pixfmt.h>
  41. DECLARE_GLOBAL_DATA_PTR;
  42. static struct fb_videomode nec_nl6448bc26_09c = {
  43. "NEC_NL6448BC26-09C",
  44. 60, /* Refresh */
  45. 640, /* xres */
  46. 480, /* yres */
  47. 37650, /* pixclock = 26.56Mhz */
  48. 48, /* left margin */
  49. 16, /* right margin */
  50. 31, /* upper margin */
  51. 12, /* lower margin */
  52. 96, /* hsync-len */
  53. 2, /* vsync-len */
  54. 0, /* sync */
  55. FB_VMODE_NONINTERLACED, /* vmode */
  56. 0, /* flag */
  57. };
  58. #ifdef CONFIG_HW_WATCHDOG
  59. #include <watchdog.h>
  60. void hw_watchdog_reset(void)
  61. {
  62. int val;
  63. /* toggle watchdog trigger pin */
  64. val = gpio_get_value(66);
  65. val = val ? 0 : 1;
  66. gpio_set_value(66, val);
  67. }
  68. #endif
  69. static void init_drive_strength(void)
  70. {
  71. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_DDR_INPUT_CMOS);
  72. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEADDR, PAD_CTL_PKE_ENABLE);
  73. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPKS, PAD_CTL_PUE_KEEPER);
  74. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPUS, PAD_CTL_100K_PU);
  75. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_A1, PAD_CTL_SRE_FAST);
  76. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A0, PAD_CTL_DRV_HIGH);
  77. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A1, PAD_CTL_DRV_HIGH);
  78. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_RAS,
  79. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  80. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CAS,
  81. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  82. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_PKE_ENABLE);
  83. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPKS, PAD_CTL_PUE_KEEPER);
  84. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR0, PAD_CTL_HYS_NONE);
  85. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR1, PAD_CTL_HYS_NONE);
  86. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR2, PAD_CTL_HYS_NONE);
  87. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR3, PAD_CTL_HYS_NONE);
  88. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B0, PAD_CTL_SRE_FAST);
  89. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B1, PAD_CTL_SRE_FAST);
  90. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B2, PAD_CTL_SRE_FAST);
  91. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B4, PAD_CTL_SRE_FAST);
  92. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPUS, PAD_CTL_100K_PU);
  93. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_INMODE1, PAD_CTL_DDR_INPUT_CMOS);
  94. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B0, PAD_CTL_DRV_MEDIUM);
  95. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B1, PAD_CTL_DRV_MEDIUM);
  96. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B2, PAD_CTL_DRV_MEDIUM);
  97. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B4, PAD_CTL_DRV_MEDIUM);
  98. /* Setting pad options */
  99. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDWE,
  100. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  101. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  102. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE0,
  103. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  104. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  105. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE1,
  106. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  107. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  108. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCLK,
  109. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  110. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  111. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS0,
  112. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  113. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  114. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS1,
  115. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  116. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  117. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS2,
  118. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  119. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  120. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS3,
  121. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  122. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  123. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS0,
  124. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  125. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  126. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS1,
  127. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  128. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  129. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM0,
  130. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  131. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  132. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM1,
  133. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  134. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  135. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM2,
  136. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  137. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  138. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM3,
  139. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  140. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  141. }
  142. int dram_init(void)
  143. {
  144. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1,
  145. PHYS_SDRAM_1_SIZE);
  146. return 0;
  147. }
  148. static void setup_weim(void)
  149. {
  150. struct weim *pweim = (struct weim *)WEIM_BASE_ADDR;
  151. pweim->cs0gcr1 = 0x004100b9;
  152. pweim->cs0gcr2 = 0x00000001;
  153. pweim->cs0rcr1 = 0x0a018000;
  154. pweim->cs0rcr2 = 0;
  155. pweim->cs0wcr1 = 0x0704a240;
  156. }
  157. static void setup_uart(void)
  158. {
  159. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  160. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST;
  161. /* console RX on Pin EIM_D25 */
  162. mxc_request_iomux(MX51_PIN_EIM_D25, IOMUX_CONFIG_ALT3);
  163. mxc_iomux_set_pad(MX51_PIN_EIM_D25, pad);
  164. /* console TX on Pin EIM_D26 */
  165. mxc_request_iomux(MX51_PIN_EIM_D26, IOMUX_CONFIG_ALT3);
  166. mxc_iomux_set_pad(MX51_PIN_EIM_D26, pad);
  167. }
  168. #ifdef CONFIG_MXC_SPI
  169. void spi_io_init(void)
  170. {
  171. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  172. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  173. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI,
  174. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  175. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  176. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  177. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO,
  178. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  179. /* 000: Select mux mode: ALT0 mux port: SS0 of instance: ecspi1. */
  180. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
  181. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0,
  182. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  183. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  184. /*
  185. * SS1 will be used as GPIO because of uninterrupted
  186. * long SPI transmissions (GPIO4_25)
  187. */
  188. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
  189. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1,
  190. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  191. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  192. /* 000: Select mux mode: ALT0 mux port: SS2 of instance: ecspi1. */
  193. mxc_request_iomux(MX51_PIN_DI1_PIN11, IOMUX_CONFIG_ALT7);
  194. mxc_iomux_set_pad(MX51_PIN_DI1_PIN11,
  195. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  196. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  197. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  198. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  199. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK,
  200. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  201. }
  202. static void reset_peripherals(int reset)
  203. {
  204. if (reset) {
  205. /* reset_n is on NANDF_D15 */
  206. gpio_direction_output(89, 0);
  207. #ifdef CONFIG_VISION2_HW_1_0
  208. /*
  209. * set FEC Configuration lines
  210. * set levels of FEC config lines
  211. */
  212. gpio_direction_output(75, 0);
  213. gpio_direction_output(74, 1);
  214. gpio_direction_output(95, 1);
  215. /* set direction of FEC config lines */
  216. gpio_direction_output(59, 0);
  217. gpio_direction_output(60, 0);
  218. gpio_direction_output(61, 0);
  219. gpio_direction_output(55, 1);
  220. /* FEC_RXD1 - sel GPIO (2-23) for configuration -> 1 */
  221. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT1);
  222. /* FEC_RXD2 - sel GPIO (2-27) for configuration -> 0 */
  223. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT1);
  224. /* FEC_RXD3 - sel GPIO (2-28) for configuration -> 0 */
  225. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT1);
  226. /* FEC_RXER - sel GPIO (2-29) for configuration -> 0 */
  227. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT1);
  228. /* FEC_COL - sel GPIO (3-10) for configuration -> 1 */
  229. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT3);
  230. /* FEC_RCLK - sel GPIO (3-11) for configuration -> 0 */
  231. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT3);
  232. /* FEC_RXD0 - sel GPIO (3-31) for configuration -> 1 */
  233. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT3);
  234. #endif
  235. /*
  236. * activate reset_n pin
  237. * Select mux mode: ALT3 mux port: NAND D15
  238. */
  239. mxc_request_iomux(MX51_PIN_NANDF_D15, IOMUX_CONFIG_ALT3);
  240. mxc_iomux_set_pad(MX51_PIN_NANDF_D15,
  241. PAD_CTL_DRV_VOT_HIGH | PAD_CTL_DRV_MAX);
  242. } else {
  243. /* set FEC Control lines */
  244. gpio_direction_input(89);
  245. udelay(500);
  246. #ifdef CONFIG_VISION2_HW_1_0
  247. /* FEC RDATA[3] */
  248. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  249. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  250. /* FEC RDATA[2] */
  251. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  252. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  253. /* FEC RDATA[1] */
  254. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  255. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  256. /* FEC RDATA[0] */
  257. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  258. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  259. /* FEC RX_CLK */
  260. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  261. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  262. /* FEC RX_ER */
  263. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  264. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  265. /* FEC COL */
  266. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  267. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  268. #endif
  269. }
  270. }
  271. static void power_init_mx51(void)
  272. {
  273. unsigned int val;
  274. struct pmic *p;
  275. pmic_init();
  276. p = get_pmic();
  277. /* Write needed to Power Gate 2 register */
  278. pmic_reg_read(p, REG_POWER_MISC, &val);
  279. /* enable VCAM with 2.775V to enable read from PMIC */
  280. val = VCAMCONFIG | VCAMEN;
  281. pmic_reg_write(p, REG_MODE_1, val);
  282. /*
  283. * Set switchers in Auto in NORMAL mode & STANDBY mode
  284. * Setup the switcher mode for SW1 & SW2
  285. */
  286. pmic_reg_read(p, REG_SW_4, &val);
  287. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  288. (SWMODE_MASK << SWMODE2_SHIFT)));
  289. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  290. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  291. pmic_reg_write(p, REG_SW_4, val);
  292. /* Setup the switcher mode for SW3 & SW4 */
  293. pmic_reg_read(p, REG_SW_5, &val);
  294. val &= ~((SWMODE_MASK << SWMODE4_SHIFT) |
  295. (SWMODE_MASK << SWMODE3_SHIFT));
  296. val |= (SWMODE_AUTO_AUTO << SWMODE4_SHIFT) |
  297. (SWMODE_AUTO_AUTO << SWMODE3_SHIFT);
  298. pmic_reg_write(p, REG_SW_5, val);
  299. /* Set VGEN3 to 1.8V, VCAM to 3.0V */
  300. pmic_reg_read(p, REG_SETTING_0, &val);
  301. val &= ~(VCAM_MASK | VGEN3_MASK);
  302. val |= VCAM_3_0;
  303. pmic_reg_write(p, REG_SETTING_0, val);
  304. /* Set VVIDEO to 2.775V, VAUDIO to 3V0, VSD to 1.8V */
  305. pmic_reg_read(p, REG_SETTING_1, &val);
  306. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  307. val |= VVIDEO_2_775 | VAUDIO_3_0 | VSD_1_8;
  308. pmic_reg_write(p, REG_SETTING_1, val);
  309. /* Configure VGEN3 and VCAM regulators to use external PNP */
  310. val = VGEN3CONFIG | VCAMCONFIG;
  311. pmic_reg_write(p, REG_MODE_1, val);
  312. udelay(200);
  313. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  314. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  315. VVIDEOEN | VAUDIOEN | VSDEN;
  316. pmic_reg_write(p, REG_MODE_1, val);
  317. pmic_reg_read(p, REG_POWER_CTL2, &val);
  318. val |= WDIRESET;
  319. pmic_reg_write(p, REG_POWER_CTL2, val);
  320. udelay(2500);
  321. }
  322. #endif
  323. static void setup_gpios(void)
  324. {
  325. unsigned int i;
  326. /* CAM_SUP_DISn, GPIO1_7 */
  327. mxc_request_iomux(MX51_PIN_GPIO1_7, IOMUX_CONFIG_ALT0);
  328. mxc_iomux_set_pad(MX51_PIN_GPIO1_7, 0x82);
  329. /* DAB Display EN, GPIO3_1 */
  330. mxc_request_iomux(MX51_PIN_DI1_PIN12, IOMUX_CONFIG_ALT4);
  331. mxc_iomux_set_pad(MX51_PIN_DI1_PIN12, 0x82);
  332. /* WDOG_TRIGGER, GPIO3_2 */
  333. mxc_request_iomux(MX51_PIN_DI1_PIN13, IOMUX_CONFIG_ALT4);
  334. mxc_iomux_set_pad(MX51_PIN_DI1_PIN13, 0x82);
  335. /* Now we need to trigger the watchdog */
  336. WATCHDOG_RESET();
  337. /* Display2 TxEN, GPIO3_3 */
  338. mxc_request_iomux(MX51_PIN_DI1_D0_CS, IOMUX_CONFIG_ALT4);
  339. mxc_iomux_set_pad(MX51_PIN_DI1_D0_CS, 0x82);
  340. /* DAB Light EN, GPIO3_4 */
  341. mxc_request_iomux(MX51_PIN_DI1_D1_CS, IOMUX_CONFIG_ALT4);
  342. mxc_iomux_set_pad(MX51_PIN_DI1_D1_CS, 0x82);
  343. /* AUDIO_MUTE, GPIO3_5 */
  344. mxc_request_iomux(MX51_PIN_DISPB2_SER_DIN, IOMUX_CONFIG_ALT4);
  345. mxc_iomux_set_pad(MX51_PIN_DISPB2_SER_DIN, 0x82);
  346. /* SPARE_OUT, GPIO3_6 */
  347. mxc_request_iomux(MX51_PIN_DISPB2_SER_DIO, IOMUX_CONFIG_ALT4);
  348. mxc_iomux_set_pad(MX51_PIN_DISPB2_SER_DIO, 0x82);
  349. /* BEEPER_EN, GPIO3_26 */
  350. mxc_request_iomux(MX51_PIN_NANDF_D14, IOMUX_CONFIG_ALT3);
  351. mxc_iomux_set_pad(MX51_PIN_NANDF_D14, 0x82);
  352. /* POWER_OFF, GPIO3_27 */
  353. mxc_request_iomux(MX51_PIN_NANDF_D13, IOMUX_CONFIG_ALT3);
  354. mxc_iomux_set_pad(MX51_PIN_NANDF_D13, 0x82);
  355. /* FRAM_WE, GPIO3_30 */
  356. mxc_request_iomux(MX51_PIN_NANDF_D10, IOMUX_CONFIG_ALT3);
  357. mxc_iomux_set_pad(MX51_PIN_NANDF_D10, 0x82);
  358. /* EXPANSION_EN, GPIO4_26 */
  359. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT3);
  360. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x82);
  361. /* PWM Output GPIO1_2 */
  362. mxc_request_iomux(MX51_PIN_GPIO1_2, IOMUX_CONFIG_ALT1);
  363. /*
  364. * Set GPIO1_4 to high and output; it is used to reset
  365. * the system on reboot
  366. */
  367. gpio_direction_output(4, 1);
  368. gpio_direction_output(7, 0);
  369. for (i = 65; i < 71; i++)
  370. gpio_direction_output(i, 0);
  371. gpio_direction_output(94, 0);
  372. /* Set POWER_OFF high */
  373. gpio_direction_output(91, 1);
  374. gpio_direction_output(90, 0);
  375. gpio_direction_output(122, 0);
  376. gpio_direction_output(121, 1);
  377. WATCHDOG_RESET();
  378. }
  379. static void setup_fec(void)
  380. {
  381. /*FEC_MDIO*/
  382. mxc_request_iomux(MX51_PIN_EIM_EB2, IOMUX_CONFIG_ALT3);
  383. mxc_iomux_set_pad(MX51_PIN_EIM_EB2, 0x1FD);
  384. /*FEC_MDC*/
  385. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  386. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  387. /* FEC RDATA[3] */
  388. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  389. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  390. /* FEC RDATA[2] */
  391. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  392. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  393. /* FEC RDATA[1] */
  394. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  395. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  396. /* FEC RDATA[0] */
  397. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  398. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  399. /* FEC TDATA[3] */
  400. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  401. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  402. /* FEC TDATA[2] */
  403. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  404. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  405. /* FEC TDATA[1] */
  406. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  407. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  408. /* FEC TDATA[0] */
  409. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  410. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  411. /* FEC TX_EN */
  412. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  413. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  414. /* FEC TX_ER */
  415. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  416. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  417. /* FEC TX_CLK */
  418. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  419. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  420. /* FEC TX_COL */
  421. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  422. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  423. /* FEC RX_CLK */
  424. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  425. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  426. /* FEC RX_CRS */
  427. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  428. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  429. /* FEC RX_ER */
  430. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  431. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  432. /* FEC RX_DV */
  433. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  434. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  435. }
  436. struct fsl_esdhc_cfg esdhc_cfg[1] = {
  437. {MMC_SDHC1_BASE_ADDR, 1},
  438. };
  439. int get_mmc_getcd(u8 *cd, struct mmc *mmc)
  440. {
  441. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  442. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  443. *cd = gpio_get_value(0);
  444. else
  445. *cd = 0;
  446. return 0;
  447. }
  448. #ifdef CONFIG_FSL_ESDHC
  449. int board_mmc_init(bd_t *bis)
  450. {
  451. mxc_request_iomux(MX51_PIN_SD1_CMD,
  452. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  453. mxc_request_iomux(MX51_PIN_SD1_CLK,
  454. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  455. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  456. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  457. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  458. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  459. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  460. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  461. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  462. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  463. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  464. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  465. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  466. PAD_CTL_PUE_PULL |
  467. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  468. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  469. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  470. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  471. PAD_CTL_PUE_PULL |
  472. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  473. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  474. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  475. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  476. PAD_CTL_PUE_PULL |
  477. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  478. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  479. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  480. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  481. PAD_CTL_PUE_PULL |
  482. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  483. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  484. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  485. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  486. PAD_CTL_PUE_PULL |
  487. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  488. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  489. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  490. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  491. PAD_CTL_PUE_PULL |
  492. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  493. mxc_request_iomux(MX51_PIN_GPIO1_0,
  494. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  495. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  496. PAD_CTL_HYS_ENABLE);
  497. mxc_request_iomux(MX51_PIN_GPIO1_1,
  498. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  499. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  500. PAD_CTL_HYS_ENABLE);
  501. return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  502. }
  503. #endif
  504. void lcd_enable(void)
  505. {
  506. int ret;
  507. mxc_request_iomux(MX51_PIN_DI1_PIN2, IOMUX_CONFIG_ALT0);
  508. mxc_request_iomux(MX51_PIN_DI1_PIN3, IOMUX_CONFIG_ALT0);
  509. gpio_set_value(2, 1);
  510. mxc_request_iomux(MX51_PIN_GPIO1_2, IOMUX_CONFIG_ALT0);
  511. ret = ipuv3_fb_init(&nec_nl6448bc26_09c, 0, IPU_PIX_FMT_RGB666);
  512. if (ret)
  513. puts("LCD cannot be configured\n");
  514. }
  515. int board_early_init_f(void)
  516. {
  517. init_drive_strength();
  518. /* Setup debug led */
  519. gpio_direction_output(6, 0);
  520. mxc_request_iomux(MX51_PIN_GPIO1_6, IOMUX_CONFIG_ALT0);
  521. mxc_iomux_set_pad(MX51_PIN_GPIO1_6, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  522. /* wait a little while to give the pll time to settle */
  523. sdelay(100000);
  524. setup_weim();
  525. setup_uart();
  526. setup_fec();
  527. setup_gpios();
  528. spi_io_init();
  529. return 0;
  530. }
  531. static void backlight(int on)
  532. {
  533. if (on) {
  534. gpio_set_value(65, 1);
  535. udelay(10000);
  536. gpio_set_value(68, 1);
  537. } else {
  538. gpio_set_value(65, 0);
  539. gpio_set_value(68, 0);
  540. }
  541. }
  542. int board_init(void)
  543. {
  544. /* address of boot parameters */
  545. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  546. lcd_enable();
  547. backlight(1);
  548. return 0;
  549. }
  550. int board_late_init(void)
  551. {
  552. power_init_mx51();
  553. reset_peripherals(1);
  554. udelay(2000);
  555. reset_peripherals(0);
  556. udelay(2000);
  557. /* Early revisions require a second reset */
  558. #ifdef CONFIG_VISION2_HW_1_0
  559. reset_peripherals(1);
  560. udelay(2000);
  561. reset_peripherals(0);
  562. udelay(2000);
  563. #endif
  564. return 0;
  565. }
  566. /*
  567. * Do not overwrite the console
  568. * Use always serial for U-Boot console
  569. */
  570. int overwrite_console(void)
  571. {
  572. return 1;
  573. }
  574. int checkboard(void)
  575. {
  576. puts("Board: TTControl Vision II CPU V\n");
  577. return 0;
  578. }
  579. int do_vision_lcd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  580. {
  581. int on;
  582. if (argc < 2)
  583. return cmd_usage(cmdtp);
  584. on = (strcmp(argv[1], "on") == 0);
  585. backlight(on);
  586. return 0;
  587. }
  588. U_BOOT_CMD(
  589. lcdbl, CONFIG_SYS_MAXARGS, 1, do_vision_lcd,
  590. "Vision2 Backlight",
  591. "lcdbl [on|off]\n"
  592. );