m28evk.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /*
  2. * DENX M28 module
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/gpio.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/imx-regs.h>
  29. #include <asm/arch/iomux-mx28.h>
  30. #include <asm/arch/clock.h>
  31. #include <asm/arch/sys_proto.h>
  32. #include <linux/mii.h>
  33. #include <miiphy.h>
  34. #include <netdev.h>
  35. #include <errno.h>
  36. DECLARE_GLOBAL_DATA_PTR;
  37. /*
  38. * Functions
  39. */
  40. int board_early_init_f(void)
  41. {
  42. /* IO0 clock at 480MHz */
  43. mx28_set_ioclk(MXC_IOCLK0, 480000);
  44. /* IO1 clock at 480MHz */
  45. mx28_set_ioclk(MXC_IOCLK1, 480000);
  46. /* SSP0 clock at 96MHz */
  47. mx28_set_sspclk(MXC_SSPCLK0, 96000, 0);
  48. /* SSP2 clock at 96MHz */
  49. mx28_set_sspclk(MXC_SSPCLK2, 96000, 0);
  50. return 0;
  51. }
  52. int board_init(void)
  53. {
  54. /* Adress of boot parameters */
  55. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  56. return 0;
  57. }
  58. int dram_init(void)
  59. {
  60. /* dram_init must store complete ramsize in gd->ram_size */
  61. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  62. return 0;
  63. }
  64. #ifdef CONFIG_CMD_MMC
  65. static int m28_mmc_wp(int id)
  66. {
  67. if (id != 0) {
  68. printf("MXS MMC: Invalid card selected (card id = %d)\n", id);
  69. return 1;
  70. }
  71. return gpio_get_value(MX28_PAD_AUART2_CTS__GPIO_3_10);
  72. }
  73. int board_mmc_init(bd_t *bis)
  74. {
  75. /* Configure WP as output */
  76. gpio_direction_input(MX28_PAD_AUART2_CTS__GPIO_3_10);
  77. return mxsmmc_initialize(bis, 0, m28_mmc_wp);
  78. }
  79. #endif
  80. #ifdef CONFIG_CMD_NET
  81. #define MII_OPMODE_STRAP_OVERRIDE 0x16
  82. #define MII_PHY_CTRL1 0x1e
  83. #define MII_PHY_CTRL2 0x1f
  84. int fecmxc_mii_postcall(int phy)
  85. {
  86. miiphy_write("FEC1", phy, MII_BMCR, 0x9000);
  87. miiphy_write("FEC1", phy, MII_OPMODE_STRAP_OVERRIDE, 0x0202);
  88. if (phy == 3)
  89. miiphy_write("FEC1", 3, MII_PHY_CTRL2, 0x8180);
  90. return 0;
  91. }
  92. int board_eth_init(bd_t *bis)
  93. {
  94. struct mx28_clkctrl_regs *clkctrl_regs =
  95. (struct mx28_clkctrl_regs *)MXS_CLKCTRL_BASE;
  96. struct eth_device *dev;
  97. int ret;
  98. ret = cpu_eth_init(bis);
  99. clrsetbits_le32(&clkctrl_regs->hw_clkctrl_enet,
  100. CLKCTRL_ENET_TIME_SEL_MASK | CLKCTRL_ENET_CLK_OUT_EN,
  101. CLKCTRL_ENET_TIME_SEL_RMII_CLK);
  102. ret = fecmxc_initialize_multi(bis, 0, 0, MXS_ENET0_BASE);
  103. if (ret) {
  104. printf("FEC MXS: Unable to init FEC0\n");
  105. return ret;
  106. }
  107. ret = fecmxc_initialize_multi(bis, 1, 3, MXS_ENET1_BASE);
  108. if (ret) {
  109. printf("FEC MXS: Unable to init FEC1\n");
  110. return ret;
  111. }
  112. dev = eth_get_dev_by_name("FEC0");
  113. if (!dev) {
  114. printf("FEC MXS: Unable to get FEC0 device entry\n");
  115. return -EINVAL;
  116. }
  117. ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
  118. if (ret) {
  119. printf("FEC MXS: Unable to register FEC0 mii postcall\n");
  120. return ret;
  121. }
  122. dev = eth_get_dev_by_name("FEC1");
  123. if (!dev) {
  124. printf("FEC MXS: Unable to get FEC1 device entry\n");
  125. return -EINVAL;
  126. }
  127. ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
  128. if (ret) {
  129. printf("FEC MXS: Unable to register FEC1 mii postcall\n");
  130. return ret;
  131. }
  132. return ret;
  133. }
  134. #ifdef CONFIG_M28_FEC_MAC_IN_OCOTP
  135. #define MXS_OCOTP_MAX_TIMEOUT 1000000
  136. void imx_get_mac_from_fuse(char *mac)
  137. {
  138. struct mx28_ocotp_regs *ocotp_regs =
  139. (struct mx28_ocotp_regs *)MXS_OCOTP_BASE;
  140. uint32_t data;
  141. memset(mac, 0, 6);
  142. writel(OCOTP_CTRL_RD_BANK_OPEN, &ocotp_regs->hw_ocotp_ctrl_set);
  143. if (mx28_wait_mask_clr(&ocotp_regs->hw_ocotp_ctrl_reg, OCOTP_CTRL_BUSY,
  144. MXS_OCOTP_MAX_TIMEOUT)) {
  145. printf("MXS FEC: Can't get MAC from OCOTP\n");
  146. return;
  147. }
  148. data = readl(&ocotp_regs->hw_ocotp_cust0);
  149. mac[0] = 0x00;
  150. mac[1] = 0x04;
  151. mac[2] = (data >> 24) & 0xff;
  152. mac[3] = (data >> 16) & 0xff;
  153. mac[4] = (data >> 8) & 0xff;
  154. mac[5] = data & 0xff;
  155. }
  156. #else
  157. void imx_get_mac_from_fuse(char *mac)
  158. {
  159. memset(mac, 0, 6);
  160. }
  161. #endif
  162. #endif