main.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. /*
  9. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  10. * Based on code from spd_sdram.c
  11. * Author: James Yang [at freescale.com]
  12. */
  13. #include <common.h>
  14. #include <asm/fsl_ddr_sdram.h>
  15. #include "ddr.h"
  16. extern void fsl_ddr_set_lawbar(
  17. const common_timing_params_t *memctl_common_params,
  18. unsigned int memctl_interleaved,
  19. unsigned int ctrl_num);
  20. /* processor specific function */
  21. extern void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  22. unsigned int ctrl_num);
  23. /* Board-specific functions defined in each board's ddr.c */
  24. extern void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  25. unsigned int ctrl_num);
  26. /*
  27. * ASSUMPTIONS:
  28. * - Same number of CONFIG_DIMM_SLOTS_PER_CTLR on each controller
  29. * - Same memory data bus width on all controllers
  30. *
  31. * NOTES:
  32. *
  33. * The memory controller and associated documentation use confusing
  34. * terminology when referring to the orgranization of DRAM.
  35. *
  36. * Here is a terminology translation table:
  37. *
  38. * memory controller/documention |industry |this code |signals
  39. * -------------------------------|-----------|-----------|-----------------
  40. * physical bank/bank |rank |rank |chip select (CS)
  41. * logical bank/sub-bank |bank |bank |bank address (BA)
  42. * page/row |row |page |row address
  43. * ??? |column |column |column address
  44. *
  45. * The naming confusion is further exacerbated by the descriptions of the
  46. * memory controller interleaving feature, where accesses are interleaved
  47. * _BETWEEN_ two seperate memory controllers. This is configured only in
  48. * CS0_CONFIG[INTLV_CTL] of each memory controller.
  49. *
  50. * memory controller documentation | number of chip selects
  51. * | per memory controller supported
  52. * --------------------------------|-----------------------------------------
  53. * cache line interleaving | 1 (CS0 only)
  54. * page interleaving | 1 (CS0 only)
  55. * bank interleaving | 1 (CS0 only)
  56. * superbank interleraving | depends on bank (chip select)
  57. * | interleraving [rank interleaving]
  58. * | mode used on every memory controller
  59. *
  60. * Even further confusing is the existence of the interleaving feature
  61. * _WITHIN_ each memory controller. The feature is referred to in
  62. * documentation as chip select interleaving or bank interleaving,
  63. * although it is configured in the DDR_SDRAM_CFG field.
  64. *
  65. * Name of field | documentation name | this code
  66. * -----------------------------|-----------------------|------------------
  67. * DDR_SDRAM_CFG[BA_INTLV_CTL] | Bank (chip select) | rank interleaving
  68. * | interleaving
  69. */
  70. #ifdef DEBUG
  71. const char *step_string_tbl[] = {
  72. "STEP_GET_SPD",
  73. "STEP_COMPUTE_DIMM_PARMS",
  74. "STEP_COMPUTE_COMMON_PARMS",
  75. "STEP_GATHER_OPTS",
  76. "STEP_ASSIGN_ADDRESSES",
  77. "STEP_COMPUTE_REGS",
  78. "STEP_PROGRAM_REGS",
  79. "STEP_ALL"
  80. };
  81. const char * step_to_string(unsigned int step) {
  82. unsigned int s = __ilog2(step);
  83. if ((1 << s) != step)
  84. return step_string_tbl[7];
  85. return step_string_tbl[s];
  86. }
  87. #endif
  88. int step_assign_addresses(fsl_ddr_info_t *pinfo,
  89. unsigned int dbw_cap_adj[],
  90. unsigned int *all_memctl_interleaving,
  91. unsigned int *all_ctlr_rank_interleaving)
  92. {
  93. int i, j;
  94. /*
  95. * If a reduced data width is requested, but the SPD
  96. * specifies a physically wider device, adjust the
  97. * computed dimm capacities accordingly before
  98. * assigning addresses.
  99. */
  100. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  101. unsigned int found = 0;
  102. switch (pinfo->memctl_opts[i].data_bus_width) {
  103. case 2:
  104. /* 16-bit */
  105. printf("can't handle 16-bit mode yet\n");
  106. break;
  107. case 1:
  108. /* 32-bit */
  109. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  110. unsigned int dw;
  111. dw = pinfo->dimm_params[i][j].data_width;
  112. if (pinfo->dimm_params[i][j].n_ranks
  113. && (dw == 72 || dw == 64)) {
  114. /*
  115. * FIXME: can't really do it
  116. * like this because this just
  117. * further reduces the memory
  118. */
  119. found = 1;
  120. break;
  121. }
  122. }
  123. if (found) {
  124. dbw_cap_adj[i] = 1;
  125. }
  126. break;
  127. case 0:
  128. /* 64-bit */
  129. break;
  130. default:
  131. printf("unexpected data bus width "
  132. "specified controller %u\n", i);
  133. return 1;
  134. }
  135. }
  136. j = 0;
  137. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  138. if (pinfo->memctl_opts[i].memctl_interleaving)
  139. j++;
  140. /*
  141. * Not support less than all memory controllers interleaving
  142. * if more than two controllers
  143. */
  144. if (j == CONFIG_NUM_DDR_CONTROLLERS)
  145. *all_memctl_interleaving = 1;
  146. /* Check that all controllers are rank interleaving. */
  147. j = 0;
  148. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  149. if (pinfo->memctl_opts[i].ba_intlv_ctl)
  150. j++;
  151. /*
  152. * All memory controllers must be populated to qualify for
  153. * all controller rank interleaving
  154. */
  155. if (j == CONFIG_NUM_DDR_CONTROLLERS)
  156. *all_ctlr_rank_interleaving = 1;
  157. if (*all_memctl_interleaving) {
  158. unsigned long long addr, total_mem_per_ctlr = 0;
  159. /*
  160. * If interleaving between memory controllers,
  161. * make each controller start at a base address
  162. * of 0.
  163. *
  164. * Also, if bank interleaving (chip select
  165. * interleaving) is enabled on each memory
  166. * controller, CS0 needs to be programmed to
  167. * cover the entire memory range on that memory
  168. * controller
  169. *
  170. * Bank interleaving also implies that each
  171. * addressed chip select is identical in size.
  172. */
  173. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  174. addr = 0;
  175. pinfo->common_timing_params[i].base_address = 0ull;
  176. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  177. unsigned long long cap
  178. = pinfo->dimm_params[i][j].capacity;
  179. pinfo->dimm_params[i][j].base_address = addr;
  180. addr += cap >> dbw_cap_adj[i];
  181. total_mem_per_ctlr += cap >> dbw_cap_adj[i];
  182. }
  183. }
  184. pinfo->common_timing_params[0].total_mem = total_mem_per_ctlr;
  185. } else {
  186. /*
  187. * Simple linear assignment if memory
  188. * controllers are not interleaved.
  189. */
  190. unsigned long long cur_memsize = 0;
  191. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  192. u64 total_mem_per_ctlr = 0;
  193. pinfo->common_timing_params[i].base_address =
  194. cur_memsize;
  195. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  196. /* Compute DIMM base addresses. */
  197. unsigned long long cap =
  198. pinfo->dimm_params[i][j].capacity;
  199. pinfo->dimm_params[i][j].base_address =
  200. cur_memsize;
  201. cur_memsize += cap >> dbw_cap_adj[i];
  202. total_mem_per_ctlr += cap >> dbw_cap_adj[i];
  203. }
  204. pinfo->common_timing_params[i].total_mem =
  205. total_mem_per_ctlr;
  206. }
  207. }
  208. return 0;
  209. }
  210. unsigned long long
  211. fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
  212. unsigned int size_only)
  213. {
  214. unsigned int i, j;
  215. unsigned int all_controllers_memctl_interleaving = 0;
  216. unsigned int all_controllers_rank_interleaving = 0;
  217. unsigned long long total_mem = 0;
  218. fsl_ddr_cfg_regs_t *ddr_reg = pinfo->fsl_ddr_config_reg;
  219. common_timing_params_t *timing_params = pinfo->common_timing_params;
  220. /* data bus width capacity adjust shift amount */
  221. unsigned int dbw_capacity_adjust[CONFIG_NUM_DDR_CONTROLLERS];
  222. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  223. dbw_capacity_adjust[i] = 0;
  224. }
  225. debug("starting at step %u (%s)\n",
  226. start_step, step_to_string(start_step));
  227. switch (start_step) {
  228. case STEP_GET_SPD:
  229. /* STEP 1: Gather all DIMM SPD data */
  230. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  231. fsl_ddr_get_spd(pinfo->spd_installed_dimms[i], i);
  232. }
  233. case STEP_COMPUTE_DIMM_PARMS:
  234. /* STEP 2: Compute DIMM parameters from SPD data */
  235. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  236. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  237. unsigned int retval;
  238. generic_spd_eeprom_t *spd =
  239. &(pinfo->spd_installed_dimms[i][j]);
  240. dimm_params_t *pdimm =
  241. &(pinfo->dimm_params[i][j]);
  242. retval = compute_dimm_parameters(spd, pdimm, i);
  243. if (retval == 2) {
  244. printf("Error: compute_dimm_parameters"
  245. " non-zero returned FATAL value "
  246. "for memctl=%u dimm=%u\n", i, j);
  247. return 0;
  248. }
  249. if (retval) {
  250. debug("Warning: compute_dimm_parameters"
  251. " non-zero return value for memctl=%u "
  252. "dimm=%u\n", i, j);
  253. }
  254. }
  255. }
  256. case STEP_COMPUTE_COMMON_PARMS:
  257. /*
  258. * STEP 3: Compute a common set of timing parameters
  259. * suitable for all of the DIMMs on each memory controller
  260. */
  261. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  262. debug("Computing lowest common DIMM"
  263. " parameters for memctl=%u\n", i);
  264. compute_lowest_common_dimm_parameters(
  265. pinfo->dimm_params[i],
  266. &timing_params[i],
  267. CONFIG_DIMM_SLOTS_PER_CTLR);
  268. }
  269. case STEP_GATHER_OPTS:
  270. /* STEP 4: Gather configuration requirements from user */
  271. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  272. debug("Reloading memory controller "
  273. "configuration options for memctl=%u\n", i);
  274. /*
  275. * This "reloads" the memory controller options
  276. * to defaults. If the user "edits" an option,
  277. * next_step points to the step after this,
  278. * which is currently STEP_ASSIGN_ADDRESSES.
  279. */
  280. populate_memctl_options(
  281. timing_params[i].all_DIMMs_registered,
  282. &pinfo->memctl_opts[i],
  283. pinfo->dimm_params[i], i);
  284. }
  285. check_interleaving_options(pinfo);
  286. case STEP_ASSIGN_ADDRESSES:
  287. /* STEP 5: Assign addresses to chip selects */
  288. step_assign_addresses(pinfo,
  289. dbw_capacity_adjust,
  290. &all_controllers_memctl_interleaving,
  291. &all_controllers_rank_interleaving);
  292. case STEP_COMPUTE_REGS:
  293. /* STEP 6: compute controller register values */
  294. debug("FSL Memory ctrl cg register computation\n");
  295. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  296. if (timing_params[i].ndimms_present == 0) {
  297. memset(&ddr_reg[i], 0,
  298. sizeof(fsl_ddr_cfg_regs_t));
  299. continue;
  300. }
  301. compute_fsl_memctl_config_regs(
  302. &pinfo->memctl_opts[i],
  303. &ddr_reg[i], &timing_params[i],
  304. pinfo->dimm_params[i],
  305. dbw_capacity_adjust[i],
  306. size_only);
  307. }
  308. default:
  309. break;
  310. }
  311. /* Compute the total amount of memory. */
  312. /*
  313. * If bank interleaving but NOT memory controller interleaving
  314. * CS_BNDS describe the quantity of memory on each memory
  315. * controller, so the total is the sum across.
  316. */
  317. if (!all_controllers_memctl_interleaving
  318. && all_controllers_rank_interleaving) {
  319. total_mem = 0;
  320. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  321. total_mem += timing_params[i].total_mem;
  322. }
  323. } else {
  324. /*
  325. * Compute the amount of memory available just by
  326. * looking for the highest valid CSn_BNDS value.
  327. * This allows us to also experiment with using
  328. * only CS0 when using dual-rank DIMMs.
  329. */
  330. unsigned int max_end = 0;
  331. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  332. for (j = 0; j < CONFIG_CHIP_SELECTS_PER_CTRL; j++) {
  333. fsl_ddr_cfg_regs_t *reg = &ddr_reg[i];
  334. if (reg->cs[j].config & 0x80000000) {
  335. unsigned int end;
  336. end = reg->cs[j].bnds & 0xFFF;
  337. if (end > max_end) {
  338. max_end = end;
  339. }
  340. }
  341. }
  342. }
  343. total_mem = 1 + (((unsigned long long)max_end << 24ULL)
  344. | 0xFFFFFFULL);
  345. }
  346. return total_mem;
  347. }
  348. /*
  349. * fsl_ddr_sdram() -- this is the main function to be called by
  350. * initdram() in the board file.
  351. *
  352. * It returns amount of memory configured in bytes.
  353. */
  354. phys_size_t fsl_ddr_sdram(void)
  355. {
  356. unsigned int i;
  357. unsigned int memctl_interleaved;
  358. unsigned long long total_memory;
  359. fsl_ddr_info_t info;
  360. /* Reset info structure. */
  361. memset(&info, 0, sizeof(fsl_ddr_info_t));
  362. /* Compute it once normally. */
  363. total_memory = fsl_ddr_compute(&info, STEP_GET_SPD, 0);
  364. /* Check for memory controller interleaving. */
  365. memctl_interleaved = 0;
  366. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  367. memctl_interleaved +=
  368. info.memctl_opts[i].memctl_interleaving;
  369. }
  370. if (memctl_interleaved) {
  371. if (memctl_interleaved == CONFIG_NUM_DDR_CONTROLLERS) {
  372. debug("memctl interleaving\n");
  373. /*
  374. * Change the meaning of memctl_interleaved
  375. * to be "boolean".
  376. */
  377. memctl_interleaved = 1;
  378. } else {
  379. printf("Warning: memctl interleaving not "
  380. "properly configured on all controllers\n");
  381. memctl_interleaved = 0;
  382. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  383. info.memctl_opts[i].memctl_interleaving = 0;
  384. debug("Recomputing with memctl_interleaving off.\n");
  385. total_memory = fsl_ddr_compute(&info,
  386. STEP_ASSIGN_ADDRESSES,
  387. 0);
  388. }
  389. }
  390. /* Program configuration registers. */
  391. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  392. debug("Programming controller %u\n", i);
  393. if (info.common_timing_params[i].ndimms_present == 0) {
  394. debug("No dimms present on controller %u; "
  395. "skipping programming\n", i);
  396. continue;
  397. }
  398. fsl_ddr_set_memctl_regs(&(info.fsl_ddr_config_reg[i]), i);
  399. }
  400. if (memctl_interleaved) {
  401. const unsigned int ctrl_num = 0;
  402. /* Only set LAWBAR1 if memory controller interleaving is on. */
  403. fsl_ddr_set_lawbar(&info.common_timing_params[0],
  404. memctl_interleaved, ctrl_num);
  405. } else {
  406. /*
  407. * Memory controller interleaving is NOT on;
  408. * set each lawbar individually.
  409. */
  410. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  411. fsl_ddr_set_lawbar(&info.common_timing_params[i],
  412. 0, i);
  413. }
  414. }
  415. debug("total_memory = %llu\n", total_memory);
  416. #if !defined(CONFIG_PHYS_64BIT)
  417. /* Check for 4G or more. Bad. */
  418. if (total_memory >= (1ull << 32)) {
  419. printf("Detected %lld MB of memory\n", total_memory >> 20);
  420. printf(" This U-Boot only supports < 4G of DDR\n");
  421. printf(" You could rebuild it with CONFIG_PHYS_64BIT\n");
  422. printf(" "); /* re-align to match init_func_ram print */
  423. total_memory = CONFIG_MAX_MEM_MAPPED;
  424. }
  425. #endif
  426. return total_memory;
  427. }
  428. /*
  429. * fsl_ddr_sdram_size() - This function only returns the size of the total
  430. * memory without setting ddr control registers.
  431. */
  432. phys_size_t
  433. fsl_ddr_sdram_size(void)
  434. {
  435. fsl_ddr_info_t info;
  436. unsigned long long total_memory = 0;
  437. memset(&info, 0 , sizeof(fsl_ddr_info_t));
  438. /* Compute it once normally. */
  439. total_memory = fsl_ddr_compute(&info, STEP_GET_SPD, 1);
  440. return total_memory;
  441. }