XPEDITE1K.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * config for XPedite1000 from XES Inc.
  24. * Ported from EBONY config by Travis B. Sawyer <tsawyer@sandburst.com>
  25. * (C) Copyright 2003 Sandburst Corporation
  26. * board/config_EBONY.h - configuration for AMCC 440GP Ref (Ebony)
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /* High Level Configuration Options */
  31. #define CONFIG_XPEDITE1K 1 /* Board is XPedite 1000 */
  32. #define CONFIG_4xx 1 /* ... PPC4xx family */
  33. #define CONFIG_440 1
  34. #define CONFIG_440GX 1 /* 440 GX */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  36. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  37. /* POST support */
  38. #define CONFIG_POST (CONFIG_SYS_POST_RTC | \
  39. CONFIG_SYS_POST_I2C)
  40. /*
  41. * Base addresses -- Note these are effective addresses where the
  42. * actual resources get mapped (not physical addresses)
  43. */
  44. #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  45. #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH */
  46. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  47. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  48. #define CONFIG_SYS_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */
  49. #define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */
  50. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  51. #define CONFIG_SYS_NVRAM_BASE_ADDR (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000)
  52. #define CONFIG_SYS_GPIO_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x00000700)
  53. #define USR_LED0 0x00000080
  54. #define USR_LED1 0x00000100
  55. #define USR_LED2 0x00000200
  56. #define USR_LED3 0x00000400
  57. #ifndef __ASSEMBLY__
  58. extern unsigned long in32(unsigned int);
  59. extern void out32(unsigned int, unsigned long);
  60. #define LED0_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED0))
  61. #define LED1_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED1))
  62. #define LED2_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED2))
  63. #define LED3_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED3))
  64. #define LED0_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED0))
  65. #define LED1_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED1))
  66. #define LED2_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED2))
  67. #define LED3_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED3))
  68. #endif
  69. /* Initial RAM & stack pointer (placed in internal SRAM) */
  70. #define CONFIG_SYS_TEMP_STACK_OCM 1
  71. #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
  72. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
  73. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
  74. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  75. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  76. #define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  77. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_POST_WORD_ADDR
  78. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  79. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc */
  80. /* Serial Port */
  81. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  82. #define CONFIG_BAUDRATE 9600
  83. #define CONFIG_SYS_BAUDRATE_TABLE \
  84. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400}
  85. /* RTC: STMicro M41T00 */
  86. #define CONFIG_RTC_M41T11 1
  87. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  88. #define CONFIG_SYS_M41T11_BASE_YEAR 2000
  89. /*
  90. * FLASH related
  91. */
  92. #define CONFIG_SYS_MAX_FLASH_BANKS 3
  93. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, 0xf0000000, 0xf4000000 }
  94. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
  95. #define CONFIG_FLASH_CFI_DRIVER
  96. #define CONFIG_SYS_FLASH_CFI
  97. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  98. #define CONFIG_SYS_FLASH_QUIET_TEST /* MirrorBit flashes are optional */
  99. #undef CONFIG_SYS_FLASH_CHECKSUM
  100. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  101. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  102. /* DDR SDRAM */
  103. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
  104. #define SPD_EEPROM_ADDRESS {0x54} /* SPD i2c spd addresses */
  105. #define CONFIG_VERY_BIG_RAM 1
  106. /* I2C */
  107. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  108. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  109. #define CONFIG_SYS_I2C_SLAVE 0x7f
  110. #define CONFIG_SYS_I2C_NOPROBES {0x55,0x56,0x57,0x58,0x59,0x5a,0x5b,0x5c,0x69}
  111. /*
  112. * Environment Configuration
  113. */
  114. #define CONFIG_ENV_IS_IN_FLASH 1
  115. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */
  116. #define CONFIG_ENV_SIZE 0x8000
  117. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - (256 * 1024))
  118. /* EEPROM */
  119. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  120. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  121. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  122. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  123. #define CONFIG_BOOTARGS "root=/dev/hda1 "
  124. #define CONFIG_BOOTCOMMAND "bootm ffc00000" /* autoboot command */
  125. #define CONFIG_BOOTDELAY 5 /* disable autoboot */
  126. #define CONFIG_BAUDRATE 9600
  127. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  128. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  129. #define CONFIG_PPC4xx_EMAC
  130. #define CONFIG_MII 1 /* MII PHY management */
  131. #define CONFIG_PHY_ADDR 4 /* PHY address phy0 not populated */
  132. #define CONFIG_PHY2_ADDR 4 /* PHY address phy2 */
  133. #define CONFIG_PHY3_ADDR 8 /* PHY address phy3 */
  134. #define CONFIG_NET_MULTI 1
  135. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  136. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  137. #define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  138. #define CONFIG_HAS_ETH2 1 /* add support for "eth2addr" */
  139. #define CONFIG_HAS_ETH3 1 /* add support for "eth3addr" */
  140. /* BOOTP options */
  141. #define CONFIG_BOOTP_BOOTFILESIZE
  142. #define CONFIG_BOOTP_BOOTPATH
  143. #define CONFIG_BOOTP_GATEWAY
  144. #define CONFIG_BOOTP_HOSTNAME
  145. /*
  146. * Command line configuration
  147. */
  148. #include <config_cmd_default.h>
  149. #define CONFIG_CMD_PCI
  150. #define CONFIG_CMD_IRQ
  151. #define CONFIG_CMD_I2C
  152. #define CONFIG_CMD_DATE
  153. #define CONFIG_CMD_BEDBUG
  154. #define CONFIG_CMD_EEPROM
  155. #define CONFIG_CMD_PING
  156. #define CONFIG_CMD_ELF
  157. #define CONFIG_CMD_MII
  158. #define CONFIG_CMD_DIAG
  159. #define CONFIG_CMD_FAT
  160. #undef CONFIG_WATCHDOG /* watchdog disabled */
  161. /*
  162. * Miscellaneous configurable options
  163. */
  164. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  165. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  166. #if defined(CONFIG_CMD_KGDB)
  167. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  168. #else
  169. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  170. #endif
  171. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  172. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  173. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  174. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  175. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  176. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  177. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  178. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  179. /*
  180. * PCI
  181. */
  182. /* General PCI */
  183. #define CONFIG_PCI /* include pci support */
  184. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  185. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  186. #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
  187. /* Board-specific PCI */
  188. #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
  189. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  190. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  191. #define CONFIG_SYS_PCI_FORCE_PCI_CONV /* Force PCI Conventional Mode */
  192. /*
  193. * For booting Linux, the board info and command line data
  194. * have to be in the first 8 MB of memory, since this is
  195. * the maximum mapped by the Linux kernel during initialization.
  196. */
  197. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  198. /*
  199. * Internal Definitions
  200. */
  201. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  202. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  203. #if defined(CONFIG_CMD_KGDB)
  204. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  205. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  206. #endif
  207. #endif /* __CONFIG_H */