mx6sabresd.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. /*
  2. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  3. *
  4. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #include <asm/arch/clock.h>
  20. #include <asm/arch/imx-regs.h>
  21. #include <asm/arch/iomux.h>
  22. #include <asm/arch/mx6-pins.h>
  23. #include <asm/errno.h>
  24. #include <asm/gpio.h>
  25. #include <asm/imx-common/iomux-v3.h>
  26. #include <asm/imx-common/boot_mode.h>
  27. #include <mmc.h>
  28. #include <fsl_esdhc.h>
  29. #include <miiphy.h>
  30. #include <netdev.h>
  31. DECLARE_GLOBAL_DATA_PTR;
  32. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  33. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  34. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  35. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  36. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  37. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  38. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  39. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  40. int dram_init(void)
  41. {
  42. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  43. return 0;
  44. }
  45. iomux_v3_cfg_t const uart1_pads[] = {
  46. MX6_PAD_CSI0_DAT10__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  47. MX6_PAD_CSI0_DAT11__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  48. };
  49. iomux_v3_cfg_t const enet_pads[] = {
  50. MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  51. MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  52. MX6_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  53. MX6_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  54. MX6_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  55. MX6_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  56. MX6_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  57. MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  58. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  59. MX6_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  60. MX6_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  61. MX6_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  62. MX6_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  63. MX6_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  64. MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  65. /* AR8031 PHY Reset */
  66. MX6_PAD_ENET_CRS_DV__GPIO_1_25 | MUX_PAD_CTRL(NO_PAD_CTRL),
  67. };
  68. static void setup_iomux_enet(void)
  69. {
  70. imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
  71. /* Reset AR8031 PHY */
  72. gpio_direction_output(IMX_GPIO_NR(1, 25) , 0);
  73. udelay(500);
  74. gpio_set_value(IMX_GPIO_NR(1, 25), 1);
  75. }
  76. iomux_v3_cfg_t const usdhc2_pads[] = {
  77. MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  78. MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  79. MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  80. MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  81. MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  82. MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  83. MX6_PAD_NANDF_D4__USDHC2_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  84. MX6_PAD_NANDF_D5__USDHC2_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  85. MX6_PAD_NANDF_D6__USDHC2_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  86. MX6_PAD_NANDF_D7__USDHC2_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  87. MX6_PAD_NANDF_D2__GPIO_2_2 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  88. };
  89. iomux_v3_cfg_t const usdhc3_pads[] = {
  90. MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  91. MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  92. MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  93. MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  94. MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  95. MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  96. MX6_PAD_SD3_DAT4__USDHC3_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  97. MX6_PAD_SD3_DAT5__USDHC3_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  98. MX6_PAD_SD3_DAT6__USDHC3_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  99. MX6_PAD_SD3_DAT7__USDHC3_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  100. MX6_PAD_NANDF_D0__GPIO_2_0 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  101. };
  102. iomux_v3_cfg_t const usdhc4_pads[] = {
  103. MX6_PAD_SD4_CLK__USDHC4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  104. MX6_PAD_SD4_CMD__USDHC4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  105. MX6_PAD_SD4_DAT0__USDHC4_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  106. MX6_PAD_SD4_DAT1__USDHC4_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  107. MX6_PAD_SD4_DAT2__USDHC4_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  108. MX6_PAD_SD4_DAT3__USDHC4_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  109. MX6_PAD_SD4_DAT4__USDHC4_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  110. MX6_PAD_SD4_DAT5__USDHC4_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  111. MX6_PAD_SD4_DAT6__USDHC4_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  112. MX6_PAD_SD4_DAT7__USDHC4_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  113. };
  114. static void setup_iomux_uart(void)
  115. {
  116. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  117. }
  118. #ifdef CONFIG_FSL_ESDHC
  119. struct fsl_esdhc_cfg usdhc_cfg[3] = {
  120. {USDHC2_BASE_ADDR},
  121. {USDHC3_BASE_ADDR},
  122. {USDHC4_BASE_ADDR},
  123. };
  124. #define USDHC2_CD_GPIO IMX_GPIO_NR(2, 2)
  125. #define USDHC3_CD_GPIO IMX_GPIO_NR(2, 0)
  126. int board_mmc_getcd(struct mmc *mmc)
  127. {
  128. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  129. int ret = 0;
  130. switch (cfg->esdhc_base) {
  131. case USDHC2_BASE_ADDR:
  132. ret = !gpio_get_value(USDHC2_CD_GPIO);
  133. break;
  134. case USDHC3_BASE_ADDR:
  135. ret = !gpio_get_value(USDHC3_CD_GPIO);
  136. break;
  137. case USDHC4_BASE_ADDR:
  138. ret = 1; /* eMMC/uSDHC4 is always present */
  139. break;
  140. }
  141. return ret;
  142. }
  143. int board_mmc_init(bd_t *bis)
  144. {
  145. s32 status = 0;
  146. int i;
  147. /*
  148. * According to the board_mmc_init() the following map is done:
  149. * (U-boot device node) (Physical Port)
  150. * mmc0 SD2
  151. * mmc1 SD3
  152. * mmc2 eMMC
  153. */
  154. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  155. switch (i) {
  156. case 0:
  157. imx_iomux_v3_setup_multiple_pads(
  158. usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
  159. gpio_direction_input(USDHC2_CD_GPIO);
  160. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  161. break;
  162. case 1:
  163. imx_iomux_v3_setup_multiple_pads(
  164. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  165. gpio_direction_input(USDHC3_CD_GPIO);
  166. usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  167. break;
  168. case 2:
  169. imx_iomux_v3_setup_multiple_pads(
  170. usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
  171. usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
  172. break;
  173. default:
  174. printf("Warning: you configured more USDHC controllers"
  175. "(%d) then supported by the board (%d)\n",
  176. i + 1, CONFIG_SYS_FSL_USDHC_NUM);
  177. return status;
  178. }
  179. status |= fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  180. }
  181. return status;
  182. }
  183. #endif
  184. int mx6_rgmii_rework(struct phy_device *phydev)
  185. {
  186. unsigned short val;
  187. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  188. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  189. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  190. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  191. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  192. val &= 0xffe3;
  193. val |= 0x18;
  194. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  195. /* introduce tx clock delay */
  196. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  197. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  198. val |= 0x0100;
  199. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  200. return 0;
  201. }
  202. int board_phy_config(struct phy_device *phydev)
  203. {
  204. mx6_rgmii_rework(phydev);
  205. if (phydev->drv->config)
  206. phydev->drv->config(phydev);
  207. return 0;
  208. }
  209. int board_eth_init(bd_t *bis)
  210. {
  211. int ret;
  212. setup_iomux_enet();
  213. ret = cpu_eth_init(bis);
  214. if (ret)
  215. printf("FEC MXC: %s:failed\n", __func__);
  216. return 0;
  217. }
  218. int board_early_init_f(void)
  219. {
  220. setup_iomux_uart();
  221. return 0;
  222. }
  223. int board_init(void)
  224. {
  225. /* address of boot parameters */
  226. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  227. return 0;
  228. }
  229. #ifdef CONFIG_CMD_BMODE
  230. static const struct boot_mode board_boot_modes[] = {
  231. /* 4 bit bus width */
  232. {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
  233. {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  234. /* 8 bit bus width */
  235. {"emmc", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
  236. {NULL, 0},
  237. };
  238. #endif
  239. int board_late_init(void)
  240. {
  241. #ifdef CONFIG_CMD_BMODE
  242. add_board_boot_modes(board_boot_modes);
  243. #endif
  244. return 0;
  245. }
  246. int checkboard(void)
  247. {
  248. puts("Board: MX6-SabreSD\n");
  249. return 0;
  250. }