yucca.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. * Port to AMCC-440SPE Evaluation Board SOP - April 2005
  24. *
  25. * PCIe supporting routines derived from Linux 440SPe PCIe driver.
  26. */
  27. #include <common.h>
  28. #include <ppc4xx.h>
  29. #include <asm/processor.h>
  30. #include <i2c.h>
  31. #include <asm-ppc/io.h>
  32. #include "yucca.h"
  33. #include "../cpu/ppc4xx/440spe_pcie.h"
  34. #undef PCIE_ENDPOINT
  35. /* #define PCIE_ENDPOINT 1 */
  36. void fpga_init (void);
  37. void get_sys_info(PPC440_SYS_INFO *board_cfg );
  38. int compare_to_true(char *str );
  39. char *remove_l_w_space(char *in_str );
  40. char *remove_t_w_space(char *in_str );
  41. int get_console_port(void);
  42. unsigned long ppcMfcpr(unsigned long cpr_reg);
  43. unsigned long ppcMfsdr(unsigned long sdr_reg);
  44. int ppc440spe_init_pcie_rootport(int port);
  45. void ppc440spe_setup_pcie(struct pci_controller *hose, int port);
  46. #define DEBUG_ENV
  47. #ifdef DEBUG_ENV
  48. #define DEBUGF(fmt,args...) printf(fmt ,##args)
  49. #else
  50. #define DEBUGF(fmt,args...)
  51. #endif
  52. #define FALSE 0
  53. #define TRUE 1
  54. int board_early_init_f (void)
  55. {
  56. /*----------------------------------------------------------------------------+
  57. | Define Boot devices
  58. +----------------------------------------------------------------------------*/
  59. #define BOOT_FROM_SMALL_FLASH 0x00
  60. #define BOOT_FROM_LARGE_FLASH_OR_SRAM 0x01
  61. #define BOOT_FROM_PCI 0x02
  62. #define BOOT_DEVICE_UNKNOWN 0x03
  63. /*----------------------------------------------------------------------------+
  64. | EBC Devices Characteristics
  65. | Peripheral Bank Access Parameters - EBC_BxAP
  66. | Peripheral Bank Configuration Register - EBC_BxCR
  67. +----------------------------------------------------------------------------*/
  68. /*
  69. * Small Flash and FRAM
  70. * BU Value
  71. * BxAP : 0x03800000 - 0 00000111 0 00 00 00 00 00 000 0 0 0 0 00000
  72. * B0CR : 0xff098000 - BAS = ff0 - 100 11 00 0000000000000
  73. * B2CR : 0xe7098000 - BAS = e70 - 100 11 00 0000000000000
  74. */
  75. #define EBC_BXAP_SMALL_FLASH EBC_BXAP_BME_DISABLED | \
  76. EBC_BXAP_TWT_ENCODE(7) | \
  77. EBC_BXAP_BCE_DISABLE | \
  78. EBC_BXAP_BCT_2TRANS | \
  79. EBC_BXAP_CSN_ENCODE(0) | \
  80. EBC_BXAP_OEN_ENCODE(0) | \
  81. EBC_BXAP_WBN_ENCODE(0) | \
  82. EBC_BXAP_WBF_ENCODE(0) | \
  83. EBC_BXAP_TH_ENCODE(0) | \
  84. EBC_BXAP_RE_DISABLED | \
  85. EBC_BXAP_SOR_DELAYED | \
  86. EBC_BXAP_BEM_WRITEONLY | \
  87. EBC_BXAP_PEN_DISABLED
  88. #define EBC_BXCR_SMALL_FLASH_CS0 EBC_BXCR_BAS_ENCODE(0xFF000000) | \
  89. EBC_BXCR_BS_16MB | \
  90. EBC_BXCR_BU_RW | \
  91. EBC_BXCR_BW_8BIT
  92. #define EBC_BXCR_SMALL_FLASH_CS2 EBC_BXCR_BAS_ENCODE(0xe7000000) | \
  93. EBC_BXCR_BS_16MB | \
  94. EBC_BXCR_BU_RW | \
  95. EBC_BXCR_BW_8BIT
  96. /*
  97. * Large Flash and SRAM
  98. * BU Value
  99. * BxAP : 0x048ff240 - 0 00000111 0 00 00 00 00 00 000 0 0 0 0 00000
  100. * B0CR : 0xff09a000 - BAS = ff0 - 100 11 01 0000000000000
  101. * B2CR : 0xe709a000 - BAS = e70 - 100 11 01 0000000000000
  102. */
  103. #define EBC_BXAP_LARGE_FLASH EBC_BXAP_BME_DISABLED | \
  104. EBC_BXAP_TWT_ENCODE(7) | \
  105. EBC_BXAP_BCE_DISABLE | \
  106. EBC_BXAP_BCT_2TRANS | \
  107. EBC_BXAP_CSN_ENCODE(0) | \
  108. EBC_BXAP_OEN_ENCODE(0) | \
  109. EBC_BXAP_WBN_ENCODE(0) | \
  110. EBC_BXAP_WBF_ENCODE(0) | \
  111. EBC_BXAP_TH_ENCODE(0) | \
  112. EBC_BXAP_RE_DISABLED | \
  113. EBC_BXAP_SOR_DELAYED | \
  114. EBC_BXAP_BEM_WRITEONLY | \
  115. EBC_BXAP_PEN_DISABLED
  116. #define EBC_BXCR_LARGE_FLASH_CS0 EBC_BXCR_BAS_ENCODE(0xFF000000) | \
  117. EBC_BXCR_BS_16MB | \
  118. EBC_BXCR_BU_RW | \
  119. EBC_BXCR_BW_16BIT
  120. #define EBC_BXCR_LARGE_FLASH_CS2 EBC_BXCR_BAS_ENCODE(0xE7000000) | \
  121. EBC_BXCR_BS_16MB | \
  122. EBC_BXCR_BU_RW | \
  123. EBC_BXCR_BW_16BIT
  124. /*
  125. * FPGA
  126. * BU value :
  127. * B1AP = 0x05895240 - 0 00001011 0 00 10 01 01 01 001 0 0 1 0 00000
  128. * B1CR = 0xe201a000 - BAS = e20 - 000 11 01 00000000000000
  129. */
  130. #define EBC_BXAP_FPGA EBC_BXAP_BME_DISABLED | \
  131. EBC_BXAP_TWT_ENCODE(11) | \
  132. EBC_BXAP_BCE_DISABLE | \
  133. EBC_BXAP_BCT_2TRANS | \
  134. EBC_BXAP_CSN_ENCODE(10) | \
  135. EBC_BXAP_OEN_ENCODE(1) | \
  136. EBC_BXAP_WBN_ENCODE(1) | \
  137. EBC_BXAP_WBF_ENCODE(1) | \
  138. EBC_BXAP_TH_ENCODE(1) | \
  139. EBC_BXAP_RE_DISABLED | \
  140. EBC_BXAP_SOR_DELAYED | \
  141. EBC_BXAP_BEM_RW | \
  142. EBC_BXAP_PEN_DISABLED
  143. #define EBC_BXCR_FPGA_CS1 EBC_BXCR_BAS_ENCODE(0xe2000000) | \
  144. EBC_BXCR_BS_1MB | \
  145. EBC_BXCR_BU_RW | \
  146. EBC_BXCR_BW_16BIT
  147. unsigned long mfr;
  148. /*
  149. * Define Variables for EBC initialization depending on BOOTSTRAP option
  150. */
  151. unsigned long sdr0_pinstp, sdr0_sdstp1 ;
  152. unsigned long bootstrap_settings, ebc_data_width, boot_selection;
  153. int computed_boot_device = BOOT_DEVICE_UNKNOWN;
  154. /*-------------------------------------------------------------------+
  155. | Initialize EBC CONFIG -
  156. | Keep the Default value, but the bit PDT which has to be set to 1 ?TBC
  157. | default value :
  158. | 0x07C00000 - 0 0 000 1 1 1 1 1 0000 0 00000 000000000000
  159. |
  160. +-------------------------------------------------------------------*/
  161. mtebc(xbcfg, EBC_CFG_LE_UNLOCK |
  162. EBC_CFG_PTD_ENABLE |
  163. EBC_CFG_RTC_16PERCLK |
  164. EBC_CFG_ATC_PREVIOUS |
  165. EBC_CFG_DTC_PREVIOUS |
  166. EBC_CFG_CTC_PREVIOUS |
  167. EBC_CFG_OEO_PREVIOUS |
  168. EBC_CFG_EMC_DEFAULT |
  169. EBC_CFG_PME_DISABLE |
  170. EBC_CFG_PR_16);
  171. /*-------------------------------------------------------------------+
  172. |
  173. | PART 1 : Initialize EBC Bank 1
  174. | ==============================
  175. | Bank1 is always associated to the EPLD.
  176. | It has to be initialized prior to other banks settings computation
  177. | since some board registers values may be needed to determine the
  178. | boot type
  179. |
  180. +-------------------------------------------------------------------*/
  181. mtebc(pb1ap, EBC_BXAP_FPGA);
  182. mtebc(pb1cr, EBC_BXCR_FPGA_CS1);
  183. /*-------------------------------------------------------------------+
  184. |
  185. | PART 2 : Determine which boot device was selected
  186. | =================================================
  187. |
  188. | Read Pin Strap Register in PPC440SPe
  189. | Result can either be :
  190. | - Boot strap = boot from EBC 8bits => Small Flash
  191. | - Boot strap = boot from PCI
  192. | - Boot strap = IIC
  193. | In case of boot from IIC, read Serial Device Strap Register1
  194. |
  195. | Result can either be :
  196. | - Boot from EBC - EBC Bus Width = 8bits => Small Flash
  197. | - Boot from EBC - EBC Bus Width = 16bits => Large Flash or SRAM
  198. | - Boot from PCI
  199. |
  200. +-------------------------------------------------------------------*/
  201. /* Read Pin Strap Register in PPC440SP */
  202. sdr0_pinstp = ppcMfsdr(SDR0_PINSTP);
  203. bootstrap_settings = sdr0_pinstp & SDR0_PINSTP_BOOTSTRAP_MASK;
  204. switch (bootstrap_settings) {
  205. case SDR0_PINSTP_BOOTSTRAP_SETTINGS0:
  206. /*
  207. * Strapping Option A
  208. * Boot from EBC - 8 bits , Small Flash
  209. */
  210. computed_boot_device = BOOT_FROM_SMALL_FLASH;
  211. break;
  212. case SDR0_PINSTP_BOOTSTRAP_SETTINGS1:
  213. /*
  214. * Strappping Option B
  215. * Boot from PCI
  216. */
  217. computed_boot_device = BOOT_FROM_PCI;
  218. break;
  219. case SDR0_PINSTP_BOOTSTRAP_IIC_50_EN:
  220. case SDR0_PINSTP_BOOTSTRAP_IIC_54_EN:
  221. /*
  222. * Strapping Option C or D
  223. * Boot Settings in IIC EEprom address 0x50 or 0x54
  224. * Read Serial Device Strap Register1 in PPC440SPe
  225. */
  226. sdr0_sdstp1 = ppcMfsdr(SDR0_SDSTP1);
  227. boot_selection = sdr0_sdstp1 & SDR0_SDSTP1_ERPN_MASK;
  228. ebc_data_width = sdr0_sdstp1 & SDR0_SDSTP1_EBCW_MASK;
  229. switch (boot_selection) {
  230. case SDR0_SDSTP1_ERPN_EBC:
  231. switch (ebc_data_width) {
  232. case SDR0_SDSTP1_EBCW_16_BITS:
  233. computed_boot_device =
  234. BOOT_FROM_LARGE_FLASH_OR_SRAM;
  235. break;
  236. case SDR0_SDSTP1_EBCW_8_BITS :
  237. computed_boot_device = BOOT_FROM_SMALL_FLASH;
  238. break;
  239. }
  240. break;
  241. case SDR0_SDSTP1_ERPN_PCI:
  242. computed_boot_device = BOOT_FROM_PCI;
  243. break;
  244. default:
  245. /* should not occure */
  246. computed_boot_device = BOOT_DEVICE_UNKNOWN;
  247. }
  248. break;
  249. default:
  250. /* should not be */
  251. computed_boot_device = BOOT_DEVICE_UNKNOWN;
  252. break;
  253. }
  254. /*-------------------------------------------------------------------+
  255. |
  256. | PART 3 : Compute EBC settings depending on selected boot device
  257. | ====== ======================================================
  258. |
  259. | Resulting EBC init will be among following configurations :
  260. |
  261. | - Boot from EBC 8bits => boot from Small Flash selected
  262. | EBC-CS0 = Small Flash
  263. | EBC-CS2 = Large Flash and SRAM
  264. |
  265. | - Boot from EBC 16bits => boot from Large Flash or SRAM
  266. | EBC-CS0 = Large Flash or SRAM
  267. | EBC-CS2 = Small Flash
  268. |
  269. | - Boot from PCI
  270. | EBC-CS0 = not initialized to avoid address contention
  271. | EBC-CS2 = same as boot from Small Flash selected
  272. |
  273. +-------------------------------------------------------------------*/
  274. unsigned long ebc0_cs0_bxap_value = 0, ebc0_cs0_bxcr_value = 0;
  275. unsigned long ebc0_cs2_bxap_value = 0, ebc0_cs2_bxcr_value = 0;
  276. switch (computed_boot_device) {
  277. /*-------------------------------------------------------------------*/
  278. case BOOT_FROM_PCI:
  279. /*-------------------------------------------------------------------*/
  280. /*
  281. * By Default CS2 is affected to LARGE Flash
  282. * do not initialize SMALL FLASH to avoid address contention
  283. * Large Flash
  284. */
  285. ebc0_cs2_bxap_value = EBC_BXAP_LARGE_FLASH;
  286. ebc0_cs2_bxcr_value = EBC_BXCR_LARGE_FLASH_CS2;
  287. break;
  288. /*-------------------------------------------------------------------*/
  289. case BOOT_FROM_SMALL_FLASH:
  290. /*-------------------------------------------------------------------*/
  291. ebc0_cs0_bxap_value = EBC_BXAP_SMALL_FLASH;
  292. ebc0_cs0_bxcr_value = EBC_BXCR_SMALL_FLASH_CS0;
  293. /*
  294. * Large Flash or SRAM
  295. */
  296. /* ebc0_cs2_bxap_value = EBC_BXAP_LARGE_FLASH; */
  297. ebc0_cs2_bxap_value = 0x048ff240;
  298. ebc0_cs2_bxcr_value = EBC_BXCR_LARGE_FLASH_CS2;
  299. break;
  300. /*-------------------------------------------------------------------*/
  301. case BOOT_FROM_LARGE_FLASH_OR_SRAM:
  302. /*-------------------------------------------------------------------*/
  303. ebc0_cs0_bxap_value = EBC_BXAP_LARGE_FLASH;
  304. ebc0_cs0_bxcr_value = EBC_BXCR_LARGE_FLASH_CS0;
  305. /* Small flash */
  306. ebc0_cs2_bxap_value = EBC_BXAP_SMALL_FLASH;
  307. ebc0_cs2_bxcr_value = EBC_BXCR_SMALL_FLASH_CS2;
  308. break;
  309. /*-------------------------------------------------------------------*/
  310. default:
  311. /*-------------------------------------------------------------------*/
  312. /* BOOT_DEVICE_UNKNOWN */
  313. break;
  314. }
  315. mtebc(pb0ap, ebc0_cs0_bxap_value);
  316. mtebc(pb0cr, ebc0_cs0_bxcr_value);
  317. mtebc(pb2ap, ebc0_cs2_bxap_value);
  318. mtebc(pb2cr, ebc0_cs2_bxcr_value);
  319. /*--------------------------------------------------------------------+
  320. | Interrupt controller setup for the AMCC 440SPe Evaluation board.
  321. +--------------------------------------------------------------------+
  322. +---------------------------------------------------------------------+
  323. |Interrupt| Source | Pol. | Sensi.| Crit. |
  324. +---------+-----------------------------------+-------+-------+-------+
  325. | IRQ 00 | UART0 | High | Level | Non |
  326. | IRQ 01 | UART1 | High | Level | Non |
  327. | IRQ 02 | IIC0 | High | Level | Non |
  328. | IRQ 03 | IIC1 | High | Level | Non |
  329. | IRQ 04 | PCI0X0 MSG IN | High | Level | Non |
  330. | IRQ 05 | PCI0X0 CMD Write | High | Level | Non |
  331. | IRQ 06 | PCI0X0 Power Mgt | High | Level | Non |
  332. | IRQ 07 | PCI0X0 VPD Access | Rising| Edge | Non |
  333. | IRQ 08 | PCI0X0 MSI level 0 | High | Lvl/ed| Non |
  334. | IRQ 09 | External IRQ 15 - (PCI-Express) | pgm H | Pgm | Non |
  335. | IRQ 10 | UIC2 Non-critical Int. | NA | NA | Non |
  336. | IRQ 11 | UIC2 Critical Interrupt | NA | NA | Crit |
  337. | IRQ 12 | PCI Express MSI Level 0 | Rising| Edge | Non |
  338. | IRQ 13 | PCI Express MSI Level 1 | Rising| Edge | Non |
  339. | IRQ 14 | PCI Express MSI Level 2 | Rising| Edge | Non |
  340. | IRQ 15 | PCI Express MSI Level 3 | Rising| Edge | Non |
  341. | IRQ 16 | UIC3 Non-critical Int. | NA | NA | Non |
  342. | IRQ 17 | UIC3 Critical Interrupt | NA | NA | Crit |
  343. | IRQ 18 | External IRQ 14 - (PCI-Express) | Pgm | Pgm | Non |
  344. | IRQ 19 | DMA Channel 0 FIFO Full | High | Level | Non |
  345. | IRQ 20 | DMA Channel 0 Stat FIFO | High | Level | Non |
  346. | IRQ 21 | DMA Channel 1 FIFO Full | High | Level | Non |
  347. | IRQ 22 | DMA Channel 1 Stat FIFO | High | Level | Non |
  348. | IRQ 23 | I2O Inbound Doorbell | High | Level | Non |
  349. | IRQ 24 | Inbound Post List FIFO Not Empt | High | Level | Non |
  350. | IRQ 25 | I2O Region 0 LL PLB Write | High | Level | Non |
  351. | IRQ 26 | I2O Region 1 LL PLB Write | High | Level | Non |
  352. | IRQ 27 | I2O Region 0 HB PLB Write | High | Level | Non |
  353. | IRQ 28 | I2O Region 1 HB PLB Write | High | Level | Non |
  354. | IRQ 29 | GPT Down Count Timer | Rising| Edge | Non |
  355. | IRQ 30 | UIC1 Non-critical Int. | NA | NA | Non |
  356. | IRQ 31 | UIC1 Critical Interrupt | NA | NA | Crit. |
  357. |----------------------------------------------------------------------
  358. | IRQ 32 | Ext. IRQ 13 - (PCI-Express) |pgm (H)|pgm/Lvl| Non |
  359. | IRQ 33 | MAL Serr | High | Level | Non |
  360. | IRQ 34 | MAL Txde | High | Level | Non |
  361. | IRQ 35 | MAL Rxde | High | Level | Non |
  362. | IRQ 36 | DMC CE or DMC UE | High | Level | Non |
  363. | IRQ 37 | EBC or UART2 | High |Lvl Edg| Non |
  364. | IRQ 38 | MAL TX EOB | High | Level | Non |
  365. | IRQ 39 | MAL RX EOB | High | Level | Non |
  366. | IRQ 40 | PCIX0 MSI Level 1 | High |Lvl Edg| Non |
  367. | IRQ 41 | PCIX0 MSI level 2 | High |Lvl Edg| Non |
  368. | IRQ 42 | PCIX0 MSI level 3 | High |Lvl Edg| Non |
  369. | IRQ 43 | L2 Cache | Risin | Edge | Non |
  370. | IRQ 44 | GPT Compare Timer 0 | Risin | Edge | Non |
  371. | IRQ 45 | GPT Compare Timer 1 | Risin | Edge | Non |
  372. | IRQ 46 | GPT Compare Timer 2 | Risin | Edge | Non |
  373. | IRQ 47 | GPT Compare Timer 3 | Risin | Edge | Non |
  374. | IRQ 48 | GPT Compare Timer 4 | Risin | Edge | Non |
  375. | IRQ 49 | Ext. IRQ 12 - PCI-X |pgm/Fal|pgm/Lvl| Non |
  376. | IRQ 50 | Ext. IRQ 11 - |pgm (H)|pgm/Lvl| Non |
  377. | IRQ 51 | Ext. IRQ 10 - |pgm (H)|pgm/Lvl| Non |
  378. | IRQ 52 | Ext. IRQ 9 |pgm (H)|pgm/Lvl| Non |
  379. | IRQ 53 | Ext. IRQ 8 |pgm (H)|pgm/Lvl| Non |
  380. | IRQ 54 | DMA Error | High | Level | Non |
  381. | IRQ 55 | DMA I2O Error | High | Level | Non |
  382. | IRQ 56 | Serial ROM | High | Level | Non |
  383. | IRQ 57 | PCIX0 Error | High | Edge | Non |
  384. | IRQ 58 | Ext. IRQ 7- |pgm (H)|pgm/Lvl| Non |
  385. | IRQ 59 | Ext. IRQ 6- |pgm (H)|pgm/Lvl| Non |
  386. | IRQ 60 | EMAC0 Interrupt | High | Level | Non |
  387. | IRQ 61 | EMAC0 Wake-up | High | Level | Non |
  388. | IRQ 62 | Reserved | High | Level | Non |
  389. | IRQ 63 | XOR | High | Level | Non |
  390. |----------------------------------------------------------------------
  391. | IRQ 64 | PE0 AL | High | Level | Non |
  392. | IRQ 65 | PE0 VPD Access | Risin | Edge | Non |
  393. | IRQ 66 | PE0 Hot Reset Request | Risin | Edge | Non |
  394. | IRQ 67 | PE0 Hot Reset Request | Falli | Edge | Non |
  395. | IRQ 68 | PE0 TCR | High | Level | Non |
  396. | IRQ 69 | PE0 BusMaster VCO | Falli | Edge | Non |
  397. | IRQ 70 | PE0 DCR Error | High | Level | Non |
  398. | IRQ 71 | Reserved | N/A | N/A | Non |
  399. | IRQ 72 | PE1 AL | High | Level | Non |
  400. | IRQ 73 | PE1 VPD Access | Risin | Edge | Non |
  401. | IRQ 74 | PE1 Hot Reset Request | Risin | Edge | Non |
  402. | IRQ 75 | PE1 Hot Reset Request | Falli | Edge | Non |
  403. | IRQ 76 | PE1 TCR | High | Level | Non |
  404. | IRQ 77 | PE1 BusMaster VCO | Falli | Edge | Non |
  405. | IRQ 78 | PE1 DCR Error | High | Level | Non |
  406. | IRQ 79 | Reserved | N/A | N/A | Non |
  407. | IRQ 80 | PE2 AL | High | Level | Non |
  408. | IRQ 81 | PE2 VPD Access | Risin | Edge | Non |
  409. | IRQ 82 | PE2 Hot Reset Request | Risin | Edge | Non |
  410. | IRQ 83 | PE2 Hot Reset Request | Falli | Edge | Non |
  411. | IRQ 84 | PE2 TCR | High | Level | Non |
  412. | IRQ 85 | PE2 BusMaster VCO | Falli | Edge | Non |
  413. | IRQ 86 | PE2 DCR Error | High | Level | Non |
  414. | IRQ 87 | Reserved | N/A | N/A | Non |
  415. | IRQ 88 | External IRQ(5) | Progr | Progr | Non |
  416. | IRQ 89 | External IRQ 4 - Ethernet | Progr | Progr | Non |
  417. | IRQ 90 | External IRQ 3 - PCI-X | Progr | Progr | Non |
  418. | IRQ 91 | External IRQ 2 - PCI-X | Progr | Progr | Non |
  419. | IRQ 92 | External IRQ 1 - PCI-X | Progr | Progr | Non |
  420. | IRQ 93 | External IRQ 0 - PCI-X | Progr | Progr | Non |
  421. | IRQ 94 | Reserved | N/A | N/A | Non |
  422. | IRQ 95 | Reserved | N/A | N/A | Non |
  423. |---------------------------------------------------------------------
  424. | IRQ 96 | PE0 INTA | High | Level | Non |
  425. | IRQ 97 | PE0 INTB | High | Level | Non |
  426. | IRQ 98 | PE0 INTC | High | Level | Non |
  427. | IRQ 99 | PE0 INTD | High | Level | Non |
  428. | IRQ 100 | PE1 INTA | High | Level | Non |
  429. | IRQ 101 | PE1 INTB | High | Level | Non |
  430. | IRQ 102 | PE1 INTC | High | Level | Non |
  431. | IRQ 103 | PE1 INTD | High | Level | Non |
  432. | IRQ 104 | PE2 INTA | High | Level | Non |
  433. | IRQ 105 | PE2 INTB | High | Level | Non |
  434. | IRQ 106 | PE2 INTC | High | Level | Non |
  435. | IRQ 107 | PE2 INTD | Risin | Edge | Non |
  436. | IRQ 108 | PCI Express MSI Level 4 | Risin | Edge | Non |
  437. | IRQ 109 | PCI Express MSI Level 5 | Risin | Edge | Non |
  438. | IRQ 110 | PCI Express MSI Level 6 | Risin | Edge | Non |
  439. | IRQ 111 | PCI Express MSI Level 7 | Risin | Edge | Non |
  440. | IRQ 116 | PCI Express MSI Level 12 | Risin | Edge | Non |
  441. | IRQ 112 | PCI Express MSI Level 8 | Risin | Edge | Non |
  442. | IRQ 113 | PCI Express MSI Level 9 | Risin | Edge | Non |
  443. | IRQ 114 | PCI Express MSI Level 10 | Risin | Edge | Non |
  444. | IRQ 115 | PCI Express MSI Level 11 | Risin | Edge | Non |
  445. | IRQ 117 | PCI Express MSI Level 13 | Risin | Edge | Non |
  446. | IRQ 118 | PCI Express MSI Level 14 | Risin | Edge | Non |
  447. | IRQ 119 | PCI Express MSI Level 15 | Risin | Edge | Non |
  448. | IRQ 120 | PCI Express MSI Level 16 | Risin | Edge | Non |
  449. | IRQ 121 | PCI Express MSI Level 17 | Risin | Edge | Non |
  450. | IRQ 122 | PCI Express MSI Level 18 | Risin | Edge | Non |
  451. | IRQ 123 | PCI Express MSI Level 19 | Risin | Edge | Non |
  452. | IRQ 124 | PCI Express MSI Level 20 | Risin | Edge | Non |
  453. | IRQ 125 | PCI Express MSI Level 21 | Risin | Edge | Non |
  454. | IRQ 126 | PCI Express MSI Level 22 | Risin | Edge | Non |
  455. | IRQ 127 | PCI Express MSI Level 23 | Risin | Edge | Non |
  456. +---------+-----------------------------------+-------+-------+------*/
  457. /*--------------------------------------------------------------------+
  458. | Put UICs in PowerPC440SPemode.
  459. | Initialise UIC registers. Clear all interrupts. Disable all
  460. | interrupts.
  461. | Set critical interrupt values. Set interrupt polarities. Set
  462. | interrupt trigger levels. Make bit 0 High priority. Clear all
  463. | interrupts again.
  464. +-------------------------------------------------------------------*/
  465. mtdcr (uic3sr, 0xffffffff); /* Clear all interrupts */
  466. mtdcr (uic3er, 0x00000000); /* disable all interrupts */
  467. mtdcr (uic3cr, 0x00000000); /* Set Critical / Non Critical
  468. * interrupts */
  469. mtdcr (uic3pr, 0xffffffff); /* Set Interrupt Polarities */
  470. mtdcr (uic3tr, 0x001fffff); /* Set Interrupt Trigger Levels */
  471. mtdcr (uic3vr, 0x00000001); /* Set Vect base=0,INT31 Highest
  472. * priority */
  473. mtdcr (uic3sr, 0x00000000); /* clear all interrupts */
  474. mtdcr (uic3sr, 0xffffffff); /* clear all interrupts */
  475. mtdcr (uic2sr, 0xffffffff); /* Clear all interrupts */
  476. mtdcr (uic2er, 0x00000000); /* disable all interrupts */
  477. mtdcr (uic2cr, 0x00000000); /* Set Critical / Non Critical
  478. * interrupts */
  479. mtdcr (uic2pr, 0xebebebff); /* Set Interrupt Polarities */
  480. mtdcr (uic2tr, 0x74747400); /* Set Interrupt Trigger Levels */
  481. mtdcr (uic2vr, 0x00000001); /* Set Vect base=0,INT31 Highest
  482. * priority */
  483. mtdcr (uic2sr, 0x00000000); /* clear all interrupts */
  484. mtdcr (uic2sr, 0xffffffff); /* clear all interrupts */
  485. mtdcr (uic1sr, 0xffffffff); /* Clear all interrupts */
  486. mtdcr (uic1er, 0x00000000); /* disable all interrupts */
  487. mtdcr (uic1cr, 0x00000000); /* Set Critical / Non Critical
  488. * interrupts */
  489. mtdcr (uic1pr, 0xffffffff); /* Set Interrupt Polarities */
  490. mtdcr (uic1tr, 0x001f8040); /* Set Interrupt Trigger Levels */
  491. mtdcr (uic1vr, 0x00000001); /* Set Vect base=0,INT31 Highest
  492. * priority */
  493. mtdcr (uic1sr, 0x00000000); /* clear all interrupts */
  494. mtdcr (uic1sr, 0xffffffff); /* clear all interrupts */
  495. mtdcr (uic0sr, 0xffffffff); /* Clear all interrupts */
  496. mtdcr (uic0er, 0x00000000); /* disable all interrupts excepted
  497. * cascade to be checked */
  498. mtdcr (uic0cr, 0x00104001); /* Set Critical / Non Critical
  499. * interrupts */
  500. mtdcr (uic0pr, 0xffffffff); /* Set Interrupt Polarities */
  501. mtdcr (uic0tr, 0x010f0004); /* Set Interrupt Trigger Levels */
  502. mtdcr (uic0vr, 0x00000001); /* Set Vect base=0,INT31 Highest
  503. * priority */
  504. mtdcr (uic0sr, 0x00000000); /* clear all interrupts */
  505. mtdcr (uic0sr, 0xffffffff); /* clear all interrupts */
  506. /* SDR0_MFR should be part of Ethernet init */
  507. mfsdr (sdr_mfr, mfr);
  508. mfr &= ~SDR0_MFR_ECS_MASK;
  509. /*mtsdr(sdr_mfr, mfr);*/
  510. fpga_init();
  511. return 0;
  512. }
  513. int checkboard (void)
  514. {
  515. char *s = getenv("serial#");
  516. printf("Board: Yucca - AMCC 440SPe Evaluation Board");
  517. if (s != NULL) {
  518. puts(", serial# ");
  519. puts(s);
  520. }
  521. putc('\n');
  522. return 0;
  523. }
  524. static long int yucca_probe_for_dimms(void)
  525. {
  526. int dimm_installed[MAXDIMMS];
  527. int dimm_num, result;
  528. int dimms_found = 0;
  529. uchar dimm_addr = IIC0_DIMM0_ADDR;
  530. uchar dimm_spd_data[MAX_SPD_BYTES];
  531. for (dimm_num = 0; dimm_num < MAXDIMMS; dimm_num++) {
  532. /* check if there is a chip at the dimm address */
  533. switch (dimm_num) {
  534. case 0:
  535. dimm_addr = IIC0_DIMM0_ADDR;
  536. break;
  537. case 1:
  538. dimm_addr = IIC0_DIMM1_ADDR;
  539. break;
  540. }
  541. result = i2c_probe(dimm_addr);
  542. memset(dimm_spd_data, 0, MAX_SPD_BYTES * sizeof(char));
  543. if (result == 0) {
  544. /* read first byte of SPD data, if there is any data */
  545. result = i2c_read(dimm_addr, 0, 1, dimm_spd_data, 1);
  546. if (result == 0) {
  547. result = dimm_spd_data[0];
  548. result = result > MAX_SPD_BYTES ?
  549. MAX_SPD_BYTES : result;
  550. result = i2c_read(dimm_addr, 0, 1,
  551. dimm_spd_data, result);
  552. }
  553. }
  554. if ((result == 0) &&
  555. (dimm_spd_data[64] == MICRON_SPD_JEDEC_ID)) {
  556. dimm_installed[dimm_num] = TRUE;
  557. dimms_found++;
  558. debug("DIMM slot %d: DDR2 SDRAM detected\n", dimm_num);
  559. } else {
  560. dimm_installed[dimm_num] = FALSE;
  561. debug("DIMM slot %d: Not populated or cannot sucessfully probe the DIMM\n", dimm_num);
  562. }
  563. }
  564. if (dimms_found == 0) {
  565. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  566. hang();
  567. }
  568. if (dimm_installed[0] != TRUE) {
  569. printf("\nERROR - DIMM slot 0 must be populated before DIMM slot 1.\n");
  570. printf(" Unsupported configuration. Move DIMM module from DIMM slot 1 to slot 0.\n\n");
  571. hang();
  572. }
  573. return dimms_found;
  574. }
  575. /*************************************************************************
  576. * init SDRAM controller with fixed value
  577. * the initialization values are for 2x MICRON DDR2
  578. * PN: MT18HTF6472DY-53EB2
  579. * 512MB, DDR2, 533, CL4, ECC, REG
  580. ************************************************************************/
  581. static long int fixed_sdram(void)
  582. {
  583. long int yucca_dimms = 0;
  584. yucca_dimms = yucca_probe_for_dimms();
  585. /* SDRAM0_MCOPT2 (0X21) Clear DCEN BIT */
  586. mtdcr( 0x10, 0x00000021 );
  587. mtdcr( 0x11, 0x84000000 );
  588. /* SDRAM0_MCOPT1 (0X20) ECC OFF / 64 bits / 4 banks / DDR2 */
  589. mtdcr( 0x10, 0x00000020 );
  590. mtdcr( 0x11, 0x2D122000 );
  591. /* SET MCIF0_CODT Die Termination On */
  592. mtdcr( 0x10, 0x00000026 );
  593. if (yucca_dimms == 2)
  594. mtdcr( 0x11, 0x2A800021 );
  595. else if (yucca_dimms == 1)
  596. mtdcr( 0x11, 0x02800021 );
  597. /* On-Die Termination for Bank 0 */
  598. mtdcr( 0x10, 0x00000022 );
  599. if (yucca_dimms == 2)
  600. mtdcr( 0x11, 0x18000000 );
  601. else if (yucca_dimms == 1)
  602. mtdcr( 0x11, 0x06000000 );
  603. /* On-Die Termination for Bank 1 */
  604. mtdcr( 0x10, 0x00000023 );
  605. if (yucca_dimms == 2)
  606. mtdcr( 0x11, 0x18000000 );
  607. else if (yucca_dimms == 1)
  608. mtdcr( 0x11, 0x01800000 );
  609. /* On-Die Termination for Bank 2 */
  610. mtdcr( 0x10, 0x00000024 );
  611. if (yucca_dimms == 2)
  612. mtdcr( 0x11, 0x01800000 );
  613. else if (yucca_dimms == 1)
  614. mtdcr( 0x11, 0x00000000 );
  615. /* On-Die Termination for Bank 3 */
  616. mtdcr( 0x10, 0x00000025 );
  617. if (yucca_dimms == 2)
  618. mtdcr( 0x11, 0x01800000 );
  619. else if (yucca_dimms == 1)
  620. mtdcr( 0x11, 0x00000000 );
  621. /* Refresh Time register (0x30) Refresh every 7.8125uS */
  622. mtdcr( 0x10, 0x00000030 );
  623. mtdcr( 0x11, 0x08200000 );
  624. /* SET MCIF0_MMODE CL 4 */
  625. mtdcr( 0x10, 0x00000088 );
  626. mtdcr( 0x11, 0x00000642 );
  627. /* MCIF0_MEMODE */
  628. mtdcr( 0x10, 0x00000089 );
  629. mtdcr( 0x11, 0x00000004 );
  630. /*SET MCIF0_MB0CF */
  631. mtdcr( 0x10, 0x00000040 );
  632. mtdcr( 0x11, 0x00000201 );
  633. /* SET MCIF0_MB1CF */
  634. mtdcr( 0x10, 0x00000044 );
  635. mtdcr( 0x11, 0x00000201 );
  636. /* SET MCIF0_MB2CF */
  637. mtdcr( 0x10, 0x00000048 );
  638. if (yucca_dimms == 2)
  639. mtdcr( 0x11, 0x00000201 );
  640. else if (yucca_dimms == 1)
  641. mtdcr( 0x11, 0x00000000 );
  642. /* SET MCIF0_MB3CF */
  643. mtdcr( 0x10, 0x0000004c );
  644. if (yucca_dimms == 2)
  645. mtdcr( 0x11, 0x00000201 );
  646. else if (yucca_dimms == 1)
  647. mtdcr( 0x11, 0x00000000 );
  648. /* SET MCIF0_INITPLR0 # NOP */
  649. mtdcr( 0x10, 0x00000050 );
  650. mtdcr( 0x11, 0xB5380000 );
  651. /* SET MCIF0_INITPLR1 # PRE */
  652. mtdcr( 0x10, 0x00000051 );
  653. mtdcr( 0x11, 0x82100400 );
  654. /* SET MCIF0_INITPLR2 # EMR2 */
  655. mtdcr( 0x10, 0x00000052 );
  656. mtdcr( 0x11, 0x80820000 );
  657. /* SET MCIF0_INITPLR3 # EMR3 */
  658. mtdcr( 0x10, 0x00000053 );
  659. mtdcr( 0x11, 0x80830000 );
  660. /* SET MCIF0_INITPLR4 # EMR DLL ENABLE */
  661. mtdcr( 0x10, 0x00000054 );
  662. mtdcr( 0x11, 0x80810000 );
  663. /* SET MCIF0_INITPLR5 # MR DLL RESET */
  664. mtdcr( 0x10, 0x00000055 );
  665. mtdcr( 0x11, 0x80800542 );
  666. /* SET MCIF0_INITPLR6 # PRE */
  667. mtdcr( 0x10, 0x00000056 );
  668. mtdcr( 0x11, 0x82100400 );
  669. /* SET MCIF0_INITPLR7 # Refresh */
  670. mtdcr( 0x10, 0x00000057 );
  671. mtdcr( 0x11, 0x8A080000 );
  672. /* SET MCIF0_INITPLR8 # Refresh */
  673. mtdcr( 0x10, 0x00000058 );
  674. mtdcr( 0x11, 0x8A080000 );
  675. /* SET MCIF0_INITPLR9 # Refresh */
  676. mtdcr( 0x10, 0x00000059 );
  677. mtdcr( 0x11, 0x8A080000 );
  678. /* SET MCIF0_INITPLR10 # Refresh */
  679. mtdcr( 0x10, 0x0000005A );
  680. mtdcr( 0x11, 0x8A080000 );
  681. /* SET MCIF0_INITPLR11 # MR */
  682. mtdcr( 0x10, 0x0000005B );
  683. mtdcr( 0x11, 0x80800442 );
  684. /* SET MCIF0_INITPLR12 # EMR OCD Default*/
  685. mtdcr( 0x10, 0x0000005C );
  686. mtdcr( 0x11, 0x80810380 );
  687. /* SET MCIF0_INITPLR13 # EMR OCD Exit */
  688. mtdcr( 0x10, 0x0000005D );
  689. mtdcr( 0x11, 0x80810000 );
  690. /* 0x80: Adv Addr clock by 180 deg */
  691. mtdcr( 0x10, 0x00000080 );
  692. mtdcr( 0x11, 0x80000000 );
  693. /* 0x21: Exit self refresh, set DC_EN */
  694. mtdcr( 0x10, 0x00000021 );
  695. mtdcr( 0x11, 0x28000000 );
  696. /* 0x81: Write DQS Adv 90 + Fractional DQS Delay */
  697. mtdcr( 0x10, 0x00000081 );
  698. mtdcr( 0x11, 0x80000800 );
  699. /* MCIF0_SDTR1 */
  700. mtdcr( 0x10, 0x00000085 );
  701. mtdcr( 0x11, 0x80201000 );
  702. /* MCIF0_SDTR2 */
  703. mtdcr( 0x10, 0x00000086 );
  704. mtdcr( 0x11, 0x42103242 );
  705. /* MCIF0_SDTR3 */
  706. mtdcr( 0x10, 0x00000087 );
  707. mtdcr( 0x11, 0x0C100D14 );
  708. /* SET MQ0_B0BAS base addr 00000000 / 256MB */
  709. mtdcr( 0x40, 0x0000F800 );
  710. /* SET MQ0_B1BAS base addr 10000000 / 256MB */
  711. mtdcr( 0x41, 0x0400F800 );
  712. /* SET MQ0_B2BAS base addr 20000000 / 256MB */
  713. if (yucca_dimms == 2)
  714. mtdcr( 0x42, 0x0800F800 );
  715. else if (yucca_dimms == 1)
  716. mtdcr( 0x42, 0x00000000 );
  717. /* SET MQ0_B3BAS base addr 30000000 / 256MB */
  718. if (yucca_dimms == 2)
  719. mtdcr( 0x43, 0x0C00F800 );
  720. else if (yucca_dimms == 1)
  721. mtdcr( 0x43, 0x00000000 );
  722. /* SDRAM_RQDC */
  723. mtdcr( 0x10, 0x00000070 );
  724. mtdcr( 0x11, 0x8000003F );
  725. /* SDRAM_RDCC */
  726. mtdcr( 0x10, 0x00000078 );
  727. mtdcr( 0x11, 0x80000000 );
  728. /* SDRAM_RFDC */
  729. mtdcr( 0x10, 0x00000074 );
  730. mtdcr( 0x11, 0x00000220 );
  731. return (yucca_dimms * 512) << 20;
  732. }
  733. long int initdram (int board_type)
  734. {
  735. long dram_size = 0;
  736. dram_size = fixed_sdram();
  737. return dram_size;
  738. }
  739. #if defined(CFG_DRAM_TEST)
  740. int testdram (void)
  741. {
  742. uint *pstart = (uint *) 0x00000000;
  743. uint *pend = (uint *) 0x08000000;
  744. uint *p;
  745. for (p = pstart; p < pend; p++)
  746. *p = 0xaaaaaaaa;
  747. for (p = pstart; p < pend; p++) {
  748. if (*p != 0xaaaaaaaa) {
  749. printf ("SDRAM test fails at: %08x\n", (uint) p);
  750. return 1;
  751. }
  752. }
  753. for (p = pstart; p < pend; p++)
  754. *p = 0x55555555;
  755. for (p = pstart; p < pend; p++) {
  756. if (*p != 0x55555555) {
  757. printf ("SDRAM test fails at: %08x\n", (uint) p);
  758. return 1;
  759. }
  760. }
  761. return 0;
  762. }
  763. #endif
  764. /*************************************************************************
  765. * pci_pre_init
  766. *
  767. * This routine is called just prior to registering the hose and gives
  768. * the board the opportunity to check things. Returning a value of zero
  769. * indicates that things are bad & PCI initialization should be aborted.
  770. *
  771. * Different boards may wish to customize the pci controller structure
  772. * (add regions, override default access routines, etc) or perform
  773. * certain pre-initialization actions.
  774. *
  775. ************************************************************************/
  776. #if defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT)
  777. int pci_pre_init(struct pci_controller * hose )
  778. {
  779. unsigned long strap;
  780. /*-------------------------------------------------------------------+
  781. * The yucca board is always configured as the host & requires the
  782. * PCI arbiter to be enabled.
  783. *-------------------------------------------------------------------*/
  784. mfsdr(sdr_sdstp1, strap);
  785. if( (strap & SDR0_SDSTP1_PAE_MASK) == 0 ) {
  786. printf("PCI: SDR0_STRP1[%08lX] - PCI Arbiter disabled.\n",strap);
  787. return 0;
  788. }
  789. return 1;
  790. }
  791. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) */
  792. /*************************************************************************
  793. * pci_target_init
  794. *
  795. * The bootstrap configuration provides default settings for the pci
  796. * inbound map (PIM). But the bootstrap config choices are limited and
  797. * may not be sufficient for a given board.
  798. *
  799. ************************************************************************/
  800. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  801. void pci_target_init(struct pci_controller * hose )
  802. {
  803. DECLARE_GLOBAL_DATA_PTR;
  804. /*-------------------------------------------------------------------+
  805. * Disable everything
  806. *-------------------------------------------------------------------*/
  807. out32r( PCIX0_PIM0SA, 0 ); /* disable */
  808. out32r( PCIX0_PIM1SA, 0 ); /* disable */
  809. out32r( PCIX0_PIM2SA, 0 ); /* disable */
  810. out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
  811. /*-------------------------------------------------------------------+
  812. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440
  813. * strapping options to not support sizes such as 128/256 MB.
  814. *-------------------------------------------------------------------*/
  815. out32r( PCIX0_PIM0LAL, CFG_SDRAM_BASE );
  816. out32r( PCIX0_PIM0LAH, 0 );
  817. out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
  818. out32r( PCIX0_BAR0, 0 );
  819. /*-------------------------------------------------------------------+
  820. * Program the board's subsystem id/vendor id
  821. *-------------------------------------------------------------------*/
  822. out16r( PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID );
  823. out16r( PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID );
  824. out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY );
  825. }
  826. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  827. #if defined(CONFIG_PCI)
  828. /*************************************************************************
  829. * is_pci_host
  830. *
  831. * This routine is called to determine if a pci scan should be
  832. * performed. With various hardware environments (especially cPCI and
  833. * PPMC) it's insufficient to depend on the state of the arbiter enable
  834. * bit in the strap register, or generic host/adapter assumptions.
  835. *
  836. * Rather than hard-code a bad assumption in the general 440 code, the
  837. * 440 pci code requires the board to decide at runtime.
  838. *
  839. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  840. *
  841. *
  842. ************************************************************************/
  843. int is_pci_host(struct pci_controller *hose)
  844. {
  845. /* The yucca board is always configured as host. */
  846. return 1;
  847. }
  848. int yucca_pcie_card_present(int port)
  849. {
  850. u16 reg;
  851. reg = in_be16((u16 *)FPGA_REG1C);
  852. switch(port) {
  853. case 0:
  854. return !(reg & FPGA_REG1C_PE0_PRSNT);
  855. case 1:
  856. return !(reg & FPGA_REG1C_PE1_PRSNT);
  857. case 2:
  858. return !(reg & FPGA_REG1C_PE2_PRSNT);
  859. default:
  860. return 0;
  861. }
  862. }
  863. /*
  864. * For the given slot, set rootpoint mode, send power to the slot,
  865. * turn on the green LED and turn off the yellow LED, enable the clock
  866. * and turn off reset.
  867. */
  868. void yucca_setup_pcie_fpga_rootpoint(int port)
  869. {
  870. u16 power, clock, green_led, yellow_led, reset_off, rootpoint, endpoint;
  871. switch(port) {
  872. case 0:
  873. rootpoint = FPGA_REG1C_PE0_ROOTPOINT;
  874. endpoint = 0;
  875. power = FPGA_REG1A_PE0_PWRON;
  876. green_led = FPGA_REG1A_PE0_GLED;
  877. clock = FPGA_REG1A_PE0_REFCLK_ENABLE;
  878. yellow_led = FPGA_REG1A_PE0_YLED;
  879. reset_off = FPGA_REG1C_PE0_PERST;
  880. break;
  881. case 1:
  882. rootpoint = 0;
  883. endpoint = FPGA_REG1C_PE1_ENDPOINT;
  884. power = FPGA_REG1A_PE1_PWRON;
  885. green_led = FPGA_REG1A_PE1_GLED;
  886. clock = FPGA_REG1A_PE1_REFCLK_ENABLE;
  887. yellow_led = FPGA_REG1A_PE1_YLED;
  888. reset_off = FPGA_REG1C_PE1_PERST;
  889. break;
  890. case 2:
  891. rootpoint = 0;
  892. endpoint = FPGA_REG1C_PE2_ENDPOINT;
  893. power = FPGA_REG1A_PE2_PWRON;
  894. green_led = FPGA_REG1A_PE2_GLED;
  895. clock = FPGA_REG1A_PE2_REFCLK_ENABLE;
  896. yellow_led = FPGA_REG1A_PE2_YLED;
  897. reset_off = FPGA_REG1C_PE2_PERST;
  898. break;
  899. default:
  900. return;
  901. }
  902. out_be16((u16 *)FPGA_REG1A,
  903. ~(power | clock | green_led) &
  904. (yellow_led | in_be16((u16 *)FPGA_REG1A)));
  905. out_be16((u16 *)FPGA_REG1C,
  906. ~(endpoint | reset_off) &
  907. (rootpoint | in_be16((u16 *)FPGA_REG1C)));
  908. /*
  909. * Leave device in reset for a while after powering on the
  910. * slot to give it a chance to initialize.
  911. */
  912. udelay(250 * 1000);
  913. out_be16((u16 *)FPGA_REG1C, reset_off | in_be16((u16 *)FPGA_REG1C));
  914. }
  915. /*
  916. * For the given slot, set endpoint mode, send power to the slot,
  917. * turn on the green LED and turn off the yellow LED, enable the clock
  918. * .In end point mode reset bit is read only.
  919. */
  920. void yucca_setup_pcie_fpga_endpoint(int port)
  921. {
  922. u16 power, clock, green_led, yellow_led, reset_off, rootpoint, endpoint;
  923. switch(port) {
  924. case 0:
  925. rootpoint = FPGA_REG1C_PE0_ROOTPOINT;
  926. endpoint = 0;
  927. power = FPGA_REG1A_PE0_PWRON;
  928. green_led = FPGA_REG1A_PE0_GLED;
  929. clock = FPGA_REG1A_PE0_REFCLK_ENABLE;
  930. yellow_led = FPGA_REG1A_PE0_YLED;
  931. reset_off = FPGA_REG1C_PE0_PERST;
  932. break;
  933. case 1:
  934. rootpoint = 0;
  935. endpoint = FPGA_REG1C_PE1_ENDPOINT;
  936. power = FPGA_REG1A_PE1_PWRON;
  937. green_led = FPGA_REG1A_PE1_GLED;
  938. clock = FPGA_REG1A_PE1_REFCLK_ENABLE;
  939. yellow_led = FPGA_REG1A_PE1_YLED;
  940. reset_off = FPGA_REG1C_PE1_PERST;
  941. break;
  942. case 2:
  943. rootpoint = 0;
  944. endpoint = FPGA_REG1C_PE2_ENDPOINT;
  945. power = FPGA_REG1A_PE2_PWRON;
  946. green_led = FPGA_REG1A_PE2_GLED;
  947. clock = FPGA_REG1A_PE2_REFCLK_ENABLE;
  948. yellow_led = FPGA_REG1A_PE2_YLED;
  949. reset_off = FPGA_REG1C_PE2_PERST;
  950. break;
  951. default:
  952. return;
  953. }
  954. out_be16((u16 *)FPGA_REG1A,
  955. ~(power | clock | green_led) &
  956. (yellow_led | in_be16((u16 *)FPGA_REG1A)));
  957. out_be16((u16 *)FPGA_REG1C,
  958. ~(rootpoint | reset_off) &
  959. (endpoint | in_be16((u16 *)FPGA_REG1C)));
  960. }
  961. static struct pci_controller pcie_hose[3] = {{0},{0},{0}};
  962. void pcie_setup_hoses(void)
  963. {
  964. struct pci_controller *hose;
  965. int i, bus;
  966. /*
  967. * assume we're called after the PCIX hose is initialized, which takes
  968. * bus ID 0 and therefore start numbering PCIe's from 1.
  969. */
  970. bus = 1;
  971. for (i = 0; i <= 2; i++) {
  972. /* Check for yucca card presence */
  973. if (!yucca_pcie_card_present(i))
  974. continue;
  975. #ifdef PCIE_ENDPOINT
  976. yucca_setup_pcie_fpga_endpoint(i);
  977. if (ppc440spe_init_pcie_endport(i)) {
  978. #else
  979. yucca_setup_pcie_fpga_rootpoint(i);
  980. if (ppc440spe_init_pcie_rootport(i)) {
  981. #endif
  982. printf("PCIE%d: initialization failed\n", i);
  983. continue;
  984. }
  985. hose = &pcie_hose[i];
  986. hose->first_busno = bus;
  987. hose->last_busno = bus;
  988. bus++;
  989. /* setup mem resource */
  990. pci_set_region(hose->regions + 0,
  991. CFG_PCIE_MEMBASE + i * CFG_PCIE_MEMSIZE,
  992. CFG_PCIE_MEMBASE + i * CFG_PCIE_MEMSIZE,
  993. CFG_PCIE_MEMSIZE,
  994. PCI_REGION_MEM
  995. );
  996. hose->region_count = 1;
  997. pci_register_hose(hose);
  998. #ifdef PCIE_ENDPOINT
  999. ppc440spe_setup_pcie_endpoint(hose, i);
  1000. /*
  1001. * Reson for no scanning is endpoint can not generate
  1002. * upstream configuration accesses.
  1003. */
  1004. #else
  1005. ppc440spe_setup_pcie_rootpoint(hose, i);
  1006. /*
  1007. * Config access can only go down stream
  1008. */
  1009. hose->last_busno = pci_hose_scan(hose);
  1010. #endif
  1011. }
  1012. }
  1013. #endif /* defined(CONFIG_PCI) */
  1014. int misc_init_f (void)
  1015. {
  1016. uint reg;
  1017. #if defined(CONFIG_STRESS)
  1018. uint i ;
  1019. uint disp;
  1020. #endif
  1021. out16(FPGA_REG10, (in16(FPGA_REG10) &
  1022. ~(FPGA_REG10_AUTO_NEG_DIS|FPGA_REG10_RESET_ETH)) |
  1023. FPGA_REG10_10MHZ_ENABLE |
  1024. FPGA_REG10_100MHZ_ENABLE |
  1025. FPGA_REG10_GIGABIT_ENABLE |
  1026. FPGA_REG10_FULL_DUPLEX );
  1027. udelay(10000); /* wait 10ms */
  1028. out16(FPGA_REG10, (in16(FPGA_REG10) | FPGA_REG10_RESET_ETH));
  1029. /* minimal init for PCIe */
  1030. /* pci express 0 Endpoint Mode */
  1031. mfsdr(SDR0_PE0DLPSET, reg);
  1032. reg &= (~0x00400000);
  1033. mtsdr(SDR0_PE0DLPSET, reg);
  1034. /* pci express 1 Rootpoint Mode */
  1035. mfsdr(SDR0_PE1DLPSET, reg);
  1036. reg |= 0x00400000;
  1037. mtsdr(SDR0_PE1DLPSET, reg);
  1038. /* pci express 2 Rootpoint Mode */
  1039. mfsdr(SDR0_PE2DLPSET, reg);
  1040. reg |= 0x00400000;
  1041. mtsdr(SDR0_PE2DLPSET, reg);
  1042. out16(FPGA_REG1C,(in16 (FPGA_REG1C) &
  1043. ~FPGA_REG1C_PE0_ROOTPOINT &
  1044. ~FPGA_REG1C_PE1_ENDPOINT &
  1045. ~FPGA_REG1C_PE2_ENDPOINT));
  1046. #if defined(CONFIG_STRESS)
  1047. /*
  1048. * all this setting done by linux only needed by stress an charac. test
  1049. * procedure
  1050. * PCIe 1 Rootpoint PCIe2 Endpoint
  1051. * PCIe 0 FIR Pre-emphasis Filter Coefficients & Transmit Driver
  1052. * Power Level
  1053. */
  1054. for (i = 0, disp = 0; i < 8; i++, disp += 3) {
  1055. mfsdr(SDR0_PE0HSSSET1L0 + disp, reg);
  1056. reg |= 0x33000000;
  1057. mtsdr(SDR0_PE0HSSSET1L0 + disp, reg);
  1058. }
  1059. /*
  1060. * PCIe 1 FIR Pre-emphasis Filter Coefficients & Transmit Driver
  1061. * Power Level
  1062. */
  1063. for (i = 0, disp = 0; i < 4; i++, disp += 3) {
  1064. mfsdr(SDR0_PE1HSSSET1L0 + disp, reg);
  1065. reg |= 0x33000000;
  1066. mtsdr(SDR0_PE1HSSSET1L0 + disp, reg);
  1067. }
  1068. /*
  1069. * PCIE 2 FIR Pre-emphasis Filter Coefficients & Transmit Driver
  1070. * Power Level
  1071. */
  1072. for (i = 0, disp = 0; i < 4; i++, disp += 3) {
  1073. mfsdr(SDR0_PE2HSSSET1L0 + disp, reg);
  1074. reg |= 0x33000000;
  1075. mtsdr(SDR0_PE2HSSSET1L0 + disp, reg);
  1076. }
  1077. reg = 0x21242222;
  1078. mtsdr(SDR0_PE2UTLSET1, reg);
  1079. reg = 0x11000000;
  1080. mtsdr(SDR0_PE2UTLSET2, reg);
  1081. /* pci express 1 Endpoint Mode */
  1082. reg = 0x00004000;
  1083. mtsdr(SDR0_PE2DLPSET, reg);
  1084. mtsdr(SDR0_UART1, 0x2080005a); /* patch for TG */
  1085. #endif
  1086. return 0;
  1087. }
  1088. void fpga_init(void)
  1089. {
  1090. /*
  1091. * by default sdram access is disabled by fpga
  1092. */
  1093. out16(FPGA_REG10, (in16 (FPGA_REG10) |
  1094. FPGA_REG10_SDRAM_ENABLE |
  1095. FPGA_REG10_ENABLE_DISPLAY ));
  1096. return;
  1097. }
  1098. #ifdef CONFIG_POST
  1099. /*
  1100. * Returns 1 if keys pressed to start the power-on long-running tests
  1101. * Called from board_init_f().
  1102. */
  1103. int post_hotkeys_pressed(void)
  1104. {
  1105. return (ctrlc());
  1106. }
  1107. #endif
  1108. /*---------------------------------------------------------------------------+
  1109. | onboard_pci_arbiter_selected => from EPLD
  1110. +---------------------------------------------------------------------------*/
  1111. int onboard_pci_arbiter_selected(int core_pci)
  1112. {
  1113. #if 0
  1114. unsigned long onboard_pci_arbiter_sel;
  1115. onboard_pci_arbiter_sel = in16(FPGA_REG0) & FPGA_REG0_EXT_ARB_SEL_MASK;
  1116. if (onboard_pci_arbiter_sel == FPGA_REG0_EXT_ARB_SEL_EXTERNAL)
  1117. return (BOARD_OPTION_SELECTED);
  1118. else
  1119. #endif
  1120. return (BOARD_OPTION_NOT_SELECTED);
  1121. }
  1122. /*---------------------------------------------------------------------------+
  1123. | ppcMfcpr.
  1124. +---------------------------------------------------------------------------*/
  1125. unsigned long ppcMfcpr(unsigned long cpr_reg)
  1126. {
  1127. unsigned long msr;
  1128. unsigned long cpr_cfgaddr_temp;
  1129. unsigned long cpr_value;
  1130. msr = (mfmsr () & ~(MSR_EE));
  1131. cpr_cfgaddr_temp = mfdcr(CPR0_CFGADDR);
  1132. mtdcr(CPR0_CFGADDR, cpr_reg);
  1133. cpr_value = mfdcr(CPR0_CFGDATA);
  1134. mtdcr(CPR0_CFGADDR, cpr_cfgaddr_temp);
  1135. mtmsr(msr);
  1136. return (cpr_value);
  1137. }
  1138. /*----------------------------------------------------------------------------+
  1139. | Indirect Access of the System DCR's (SDR)
  1140. | ppcMfsdr
  1141. +----------------------------------------------------------------------------*/
  1142. unsigned long ppcMfsdr(unsigned long sdr_reg)
  1143. {
  1144. unsigned long msr;
  1145. unsigned long sdr_cfgaddr_temp;
  1146. unsigned long sdr_value;
  1147. msr = (mfmsr () & ~(MSR_EE));
  1148. sdr_cfgaddr_temp = mfdcr(SDR0_CFGADDR);
  1149. mtdcr(SDR0_CFGADDR, sdr_reg);
  1150. sdr_value = mfdcr(SDR0_CFGDATA);
  1151. mtdcr(SDR0_CFGADDR, sdr_cfgaddr_temp);
  1152. mtmsr(msr);
  1153. return (sdr_value);
  1154. }