init.S 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. *
  3. * See file CREDITS for list of people who contributed to this
  4. * project.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <ppc_asm.tmpl>
  22. #include <config.h>
  23. /* General */
  24. #define TLB_VALID 0x00000200
  25. #define _256M 0x10000000
  26. /* Supported page sizes */
  27. #define SZ_1K 0x00000000
  28. #define SZ_4K 0x00000010
  29. #define SZ_16K 0x00000020
  30. #define SZ_64K 0x00000030
  31. #define SZ_256K 0x00000040
  32. #define SZ_1M 0x00000050
  33. #define SZ_8M 0x00000060
  34. #define SZ_16M 0x00000070
  35. #define SZ_256M 0x00000090
  36. /* Storage attributes */
  37. #define SA_W 0x00000800 /* Write-through */
  38. #define SA_I 0x00000400 /* Caching inhibited */
  39. #define SA_M 0x00000200 /* Memory coherence */
  40. #define SA_G 0x00000100 /* Guarded */
  41. #define SA_E 0x00000080 /* Endian */
  42. /* Access control */
  43. #define AC_X 0x00000024 /* Execute */
  44. #define AC_W 0x00000012 /* Write */
  45. #define AC_R 0x00000009 /* Read */
  46. /* Some handy macros */
  47. #define EPN(e) ((e) & 0xfffffc00)
  48. #define TLB0(epn,sz) ( (EPN((epn)) | (sz) | TLB_VALID ) )
  49. #define TLB1(rpn,erpn) ( ((rpn)&0xfffffc00) | (erpn) )
  50. #define TLB2(a) ( (a)&0x00000fbf )
  51. #define tlbtab_start\
  52. mflr r1 ;\
  53. bl 0f ;
  54. #define tlbtab_end\
  55. .long 0, 0, 0 ; \
  56. 0: mflr r0 ; \
  57. mtlr r1 ; \
  58. blr ;
  59. #define tlbentry(epn,sz,rpn,erpn,attr)\
  60. .long TLB0(epn,sz),TLB1(rpn,erpn),TLB2(attr)
  61. /**************************************************************************
  62. * TLB TABLE
  63. *
  64. * This table is used by the cpu boot code to setup the initial tlb
  65. * entries. Rather than make broad assumptions in the cpu source tree,
  66. * this table lets each board set things up however they like.
  67. *
  68. * Pointer to the table is returned in r1
  69. *
  70. *************************************************************************/
  71. .section .bootpg,"ax"
  72. .globl tlbtab
  73. tlbtab:
  74. tlbtab_start
  75. /*
  76. * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
  77. * speed up boot process. It is patched after relocation to enable SA_I
  78. */
  79. #ifndef CONFIG_NAND_SPL
  80. tlbentry( CFG_BOOT_BASE_ADDR, SZ_256M, CFG_BOOT_BASE_ADDR, 1, AC_R|AC_W|AC_X|SA_G )
  81. #else
  82. tlbentry( CFG_NAND_BOOT_SPL_SRC, SZ_4K, CFG_NAND_BOOT_SPL_SRC, 1, AC_R|AC_W|AC_X|SA_G )
  83. #endif
  84. /* TLB-entry for DDR SDRAM (Up to 2GB) */
  85. tlbentry( CFG_SDRAM_BASE, SZ_256M, CFG_SDRAM_BASE, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
  86. #ifdef CFG_INIT_RAM_DCACHE
  87. /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
  88. tlbentry( CFG_INIT_RAM_ADDR, SZ_64K, CFG_INIT_RAM_ADDR, 0, AC_R|AC_W|AC_X|SA_G )
  89. #endif
  90. /* TLB-entry for PCI Memory */
  91. tlbentry( CFG_PCI_MEMBASE, SZ_256M, CFG_PCI_MEMBASE, 1, AC_R|AC_W|SA_G|SA_I )
  92. tlbentry( CFG_PCI_MEMBASE1, SZ_256M, CFG_PCI_MEMBASE1, 1, AC_R|AC_W|SA_G|SA_I )
  93. tlbentry( CFG_PCI_MEMBASE2, SZ_256M, CFG_PCI_MEMBASE2, 1, AC_R|AC_W|SA_G|SA_I )
  94. tlbentry( CFG_PCI_MEMBASE3, SZ_256M, CFG_PCI_MEMBASE3, 1, AC_R|AC_W|SA_G|SA_I )
  95. /* TLB-entry for EBC */
  96. tlbentry( CFG_BCSR_BASE, SZ_1K, CFG_BCSR_BASE, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
  97. /* TLB-entry for NAND */
  98. tlbentry( CFG_NAND_ADDR, SZ_1K, CFG_NAND_ADDR, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
  99. /* TLB-entry for Internal Registers & OCM */
  100. tlbentry( 0xe0000000, SZ_16M, 0xe0000000, 0, AC_R|AC_W|AC_X|SA_I )
  101. /*TLB-entry PCI registers*/
  102. tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
  103. /* TLB-entry for peripherals */
  104. tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_R|AC_W|AC_X|SA_G|SA_I)
  105. tlbtab_end
  106. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  107. /*
  108. * For NAND booting the first TLB has to be reconfigured to full size
  109. * and with caching disabled after running from RAM!
  110. */
  111. #define TLB00 TLB0(CFG_BOOT_BASE_ADDR, SZ_256M)
  112. #define TLB01 TLB1(CFG_BOOT_BASE_ADDR, 1)
  113. #define TLB02 TLB2(AC_R|AC_W|AC_X|SA_G|SA_I)
  114. .globl reconfig_tlb0
  115. reconfig_tlb0:
  116. sync
  117. isync
  118. addi r4,r0,0x0000 /* TLB entry #0 */
  119. lis r5,TLB00@h
  120. ori r5,r5,TLB00@l
  121. tlbwe r5,r4,0x0000 /* Save it out */
  122. lis r5,TLB01@h
  123. ori r5,r5,TLB01@l
  124. tlbwe r5,r4,0x0001 /* Save it out */
  125. lis r5,TLB02@h
  126. ori r5,r5,TLB02@l
  127. tlbwe r5,r4,0x0002 /* Save it out */
  128. sync
  129. isync
  130. blr
  131. #endif