dig297.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * (C) Copyright 2011 Comelit Group SpA
  3. * Luca Ceresoli <luca.ceresoli@comelit.it>
  4. *
  5. * Based on omap3_beagle.h:
  6. * (C) Copyright 2006-2008
  7. * Texas Instruments.
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Syed Mohammed Khasim <x0khasim@ti.com>
  10. *
  11. * Configuration settings for the Comelit DIG297 board.
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /*
  34. * High Level Configuration Options
  35. */
  36. #define CONFIG_ARMV7 /* This is an ARM V7 CPU core */
  37. #define CONFIG_OMAP /* in a TI OMAP core */
  38. #define CONFIG_OMAP34XX /* which is a 34XX */
  39. #define CONFIG_OMAP3430 /* which is in a 3430 */
  40. #define CONFIG_SYS_TEXT_BASE 0x80008000
  41. #define CONFIG_SDRC /* The chip has SDRC controller */
  42. #include <asm/arch/cpu.h> /* get chip and board defs */
  43. #include <asm/arch/omap3.h>
  44. /*
  45. * Display CPU and Board information
  46. */
  47. #define CONFIG_DISPLAY_CPUINFO
  48. #define CONFIG_DISPLAY_BOARDINFO
  49. /* Clock Defines */
  50. #define V_OSCK 26000000 /* Clock output from T2 */
  51. #define V_SCLK (V_OSCK >> 1)
  52. #undef CONFIG_USE_IRQ /* no support for IRQs */
  53. #define CONFIG_MISC_INIT_R
  54. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  55. #define CONFIG_SETUP_MEMORY_TAGS
  56. #define CONFIG_INITRD_TAG
  57. #define CONFIG_REVISION_TAG
  58. /*
  59. * Size of malloc() pool
  60. */
  61. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  62. /* Sector */
  63. #define CONFIG_SYS_MALLOC_LEN (1024 << 10) /* UBI needs >= 512 kB */
  64. /*
  65. * Hardware drivers
  66. */
  67. /*
  68. * NS16550 Configuration
  69. */
  70. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  71. #define CONFIG_SYS_NS16550
  72. #define CONFIG_SYS_NS16550_SERIAL
  73. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  74. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  75. /*
  76. * select serial console configuration: UART3 (ttyO2)
  77. */
  78. #define CONFIG_CONS_INDEX 3
  79. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  80. #define CONFIG_SERIAL3 3
  81. /* allow to overwrite serial and ethaddr */
  82. #define CONFIG_ENV_OVERWRITE
  83. #define CONFIG_BAUDRATE 115200
  84. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  85. 115200}
  86. #define CONFIG_MMC
  87. #define CONFIG_OMAP3_MMC
  88. #define CONFIG_DOS_PARTITION
  89. /* DDR - I use Micron DDR */
  90. #define CONFIG_OMAP3_MICRON_DDR
  91. /* library portions to compile in */
  92. #define CONFIG_RBTREE
  93. #define CONFIG_MTD_PARTITIONS
  94. #define CONFIG_LZO
  95. /* commands to include */
  96. #include <config_cmd_default.h>
  97. #define CONFIG_CMD_FAT /* FAT support */
  98. #define CONFIG_CMD_UBI /* UBI Support */
  99. #define CONFIG_CMD_UBIFS /* UBIFS Support */
  100. #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
  101. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  102. #define MTDIDS_DEFAULT "nand0=omap2-nand.0"
  103. #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:896k(uboot),"\
  104. "128k(uboot-env),3m(kernel),252m(ubi)"
  105. #define CONFIG_CMD_I2C /* I2C serial bus support */
  106. #define CONFIG_CMD_MMC /* MMC support */
  107. #define CONFIG_CMD_NAND /* NAND support */
  108. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  109. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  110. #undef CONFIG_CMD_IMI /* iminfo */
  111. #undef CONFIG_CMD_IMLS /* List all found images */
  112. #define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  113. #undef CONFIG_CMD_NFS /* NFS support */
  114. #define CONFIG_SYS_NO_FLASH
  115. #define CONFIG_HARD_I2C
  116. #define CONFIG_SYS_I2C_SPEED 100000
  117. #define CONFIG_SYS_I2C_SLAVE 1
  118. #define CONFIG_SYS_I2C_BUS 0
  119. #define CONFIG_SYS_I2C_BUS_SELECT 1
  120. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  121. /*
  122. * TWL4030
  123. */
  124. #define CONFIG_TWL4030_POWER
  125. #define CONFIG_TWL4030_LED
  126. /*
  127. * Board NAND Info.
  128. */
  129. #define CONFIG_NAND_OMAP_GPMC
  130. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  131. /* to access nand */
  132. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  133. /* to access nand at */
  134. /* CS0 */
  135. #define GPMC_NAND_ECC_LP_x16_LAYOUT
  136. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  137. #if defined(CONFIG_CMD_NET)
  138. /*
  139. * SMSC9220 Ethernet
  140. */
  141. #define CONFIG_NET_MULTI
  142. #define CONFIG_SMC911X
  143. #define CONFIG_SMC911X_32_BIT
  144. #define CONFIG_SMC911X_BASE 0x2C000000
  145. #endif /* (CONFIG_CMD_NET) */
  146. /* Environment information */
  147. #define CONFIG_BOOTDELAY 1
  148. #define CONFIG_EXTRA_ENV_SETTINGS \
  149. "loadaddr=0x82000000\0" \
  150. "console=ttyO2,115200n8\0" \
  151. "mtdids=" MTDIDS_DEFAULT "\0" \
  152. "mtdparts=" MTDPARTS_DEFAULT "\0" \
  153. "partition=nand0,3\0"\
  154. "mmcroot=/dev/mmcblk0p2 rw\0" \
  155. "mmcrootfstype=ext3 rootwait\0" \
  156. "nandroot=ubi0:rootfs ro\0" \
  157. "nandrootfstype=ubifs\0" \
  158. "nfspath=/srv/nfs\0" \
  159. "tftpfilename=uImage\0" \
  160. "gatewayip=0.0.0.0\0" \
  161. "mmcargs=setenv bootargs console=${console} " \
  162. "${mtdparts} " \
  163. "root=${mmcroot} " \
  164. "rootfstype=${mmcrootfstype} " \
  165. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  166. "${netmask}:${hostname}::off\0" \
  167. "nandargs=setenv bootargs console=${console} " \
  168. "${mtdparts} " \
  169. "ubi.mtd=3 " \
  170. "root=${nandroot} " \
  171. "rootfstype=${nandrootfstype} " \
  172. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  173. "${netmask}:${hostname}::off\0" \
  174. "netargs=setenv bootargs console=${console} " \
  175. "${mtdparts} " \
  176. "root=/dev/nfs rw " \
  177. "nfsroot=${serverip}:${nfspath} " \
  178. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  179. "${netmask}:${hostname}::off\0" \
  180. "mmcboot=echo Booting from mmc ...; " \
  181. "run mmcargs; " \
  182. "bootm ${loadaddr}\0" \
  183. "nandboot=echo Booting from nand ...; " \
  184. "run nandargs; " \
  185. "nand read ${loadaddr} 100000 300000; " \
  186. "bootm ${loadaddr}\0" \
  187. "netboot=echo Booting from network ...; " \
  188. "run netargs; " \
  189. "tftp ${loadaddr} ${serverip}:${tftpfilename}; " \
  190. "bootm ${loadaddr}\0" \
  191. "resetenv=nand erase e0000 20000\0"\
  192. #define CONFIG_BOOTCOMMAND \
  193. "run nandboot"
  194. #define CONFIG_AUTO_COMPLETE
  195. /*
  196. * Miscellaneous configurable options
  197. */
  198. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  199. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  200. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  201. #define CONFIG_SYS_PROMPT "DIG297# "
  202. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  203. /* Print Buffer Size */
  204. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  205. sizeof(CONFIG_SYS_PROMPT) + 16)
  206. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  207. /* Boot Argument Buffer Size */
  208. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  209. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
  210. /* works on */
  211. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  212. 0x01F00000) /* 31MB */
  213. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  214. /* load address */
  215. /*
  216. * OMAP3 has 12 GP timers, they can be driven by the system clock
  217. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  218. * This rate is divided by a local divisor.
  219. */
  220. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  221. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  222. #define CONFIG_SYS_HZ 1000
  223. /*-----------------------------------------------------------------------
  224. * Stack sizes
  225. *
  226. * The stack sizes are set up in start.S using the settings below
  227. */
  228. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  229. #ifdef CONFIG_USE_IRQ
  230. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  231. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  232. #endif
  233. /*-----------------------------------------------------------------------
  234. * Physical Memory Map
  235. */
  236. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  237. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  238. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  239. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  240. /* SDRAM Bank Allocation method */
  241. #define SDRC_R_B_C 1
  242. /*-----------------------------------------------------------------------
  243. * FLASH and environment organization
  244. */
  245. /* **** PISMO SUPPORT *** */
  246. /* Configure the PISMO */
  247. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  248. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  249. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  250. /* Monitor at start of flash */
  251. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  252. #define CONFIG_ENV_IS_IN_NAND
  253. #define SMNAND_ENV_OFFSET 0x0E0000 /* environment starts here */
  254. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
  255. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  256. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  257. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  258. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  259. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  260. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  261. CONFIG_SYS_INIT_RAM_SIZE - \
  262. GENERATED_GBL_DATA_SIZE)
  263. #endif /* __CONFIG_H */