atmel_dataflash_spi.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /*
  2. * Driver for ATMEL DataFlash support
  3. * Author : Hamid Ikdoumi (Atmel)
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. *
  20. */
  21. #include <common.h>
  22. #include <asm/arch/hardware.h>
  23. #include <asm/arch/clk.h>
  24. #include <asm/arch/gpio.h>
  25. #include <asm/arch/io.h>
  26. #include <asm/arch/at91_pio.h>
  27. #include <asm/arch/at91_spi.h>
  28. #include <dataflash.h>
  29. #define AT91_SPI_PCS0_DATAFLASH_CARD 0xE /* Chip Select 0: NPCS0%1110 */
  30. #define AT91_SPI_PCS1_DATAFLASH_CARD 0xD /* Chip Select 0: NPCS0%1101 */
  31. #define AT91_SPI_PCS3_DATAFLASH_CARD 0x7 /* Chip Select 3: NPCS3%0111 */
  32. void AT91F_SpiInit(void)
  33. {
  34. /* Reset the SPI */
  35. writel(AT91_SPI_SWRST, AT91_BASE_SPI + AT91_SPI_CR);
  36. /* Configure SPI in Master Mode with No CS selected !!! */
  37. writel(AT91_SPI_MSTR | AT91_SPI_MODFDIS | AT91_SPI_PCS,
  38. AT91_BASE_SPI + AT91_SPI_MR);
  39. /* Configure CS0 */
  40. writel(AT91_SPI_NCPHA |
  41. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  42. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  43. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  44. AT91_BASE_SPI + AT91_SPI_CSR(0));
  45. #ifdef CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS1
  46. /* Configure CS1 */
  47. writel(AT91_SPI_NCPHA |
  48. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  49. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  50. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  51. AT91_BASE_SPI + AT91_SPI_CSR(1));
  52. #endif
  53. #ifdef CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3
  54. /* Configure CS3 */
  55. writel(AT91_SPI_NCPHA |
  56. (AT91_SPI_DLYBS & DATAFLASH_TCSS) |
  57. (AT91_SPI_DLYBCT & DATAFLASH_TCHS) |
  58. ((get_mck_clk_rate() / AT91_SPI_CLK) << 8),
  59. AT91_BASE_SPI + AT91_SPI_CSR(3));
  60. #endif
  61. /* SPI_Enable */
  62. writel(AT91_SPI_SPIEN, AT91_BASE_SPI + AT91_SPI_CR);
  63. while (!(readl(AT91_BASE_SPI + AT91_SPI_SR) & AT91_SPI_SPIENS));
  64. /*
  65. * Add tempo to get SPI in a safe state.
  66. * Should not be needed for new silicon (Rev B)
  67. */
  68. udelay(500000);
  69. readl(AT91_BASE_SPI + AT91_SPI_SR);
  70. readl(AT91_BASE_SPI + AT91_SPI_RDR);
  71. }
  72. void AT91F_SpiEnable(int cs)
  73. {
  74. unsigned long mode;
  75. switch (cs) {
  76. case 0: /* Configure SPI CS0 for Serial DataFlash AT45DBxx */
  77. mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
  78. mode &= 0xFFF0FFFF;
  79. writel(mode | ((AT91_SPI_PCS0_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  80. AT91_BASE_SPI + AT91_SPI_MR);
  81. break;
  82. case 1: /* Configure SPI CS1 for Serial DataFlash AT45DBxx */
  83. mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
  84. mode &= 0xFFF0FFFF;
  85. writel(mode | ((AT91_SPI_PCS1_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  86. AT91_BASE_SPI + AT91_SPI_MR);
  87. break;
  88. case 3:
  89. mode = readl(AT91_BASE_SPI + AT91_SPI_MR);
  90. mode &= 0xFFF0FFFF;
  91. writel(mode | ((AT91_SPI_PCS3_DATAFLASH_CARD<<16) & AT91_SPI_PCS),
  92. AT91_BASE_SPI + AT91_SPI_MR);
  93. break;
  94. }
  95. /* SPI_Enable */
  96. writel(AT91_SPI_SPIEN, AT91_BASE_SPI + AT91_SPI_CR);
  97. }
  98. unsigned int AT91F_SpiWrite1(AT91PS_DataflashDesc pDesc);
  99. unsigned int AT91F_SpiWrite(AT91PS_DataflashDesc pDesc)
  100. {
  101. unsigned int timeout;
  102. pDesc->state = BUSY;
  103. writel(AT91_SPI_TXTDIS + AT91_SPI_RXTDIS, AT91_BASE_SPI + AT91_SPI_PTCR);
  104. /* Initialize the Transmit and Receive Pointer */
  105. writel((unsigned int)pDesc->rx_cmd_pt, AT91_BASE_SPI + AT91_SPI_RPR);
  106. writel((unsigned int)pDesc->tx_cmd_pt, AT91_BASE_SPI + AT91_SPI_TPR);
  107. /* Intialize the Transmit and Receive Counters */
  108. writel(pDesc->rx_cmd_size, AT91_BASE_SPI + AT91_SPI_RCR);
  109. writel(pDesc->tx_cmd_size, AT91_BASE_SPI + AT91_SPI_TCR);
  110. if (pDesc->tx_data_size != 0) {
  111. /* Initialize the Next Transmit and Next Receive Pointer */
  112. writel((unsigned int)pDesc->rx_data_pt, AT91_BASE_SPI + AT91_SPI_RNPR);
  113. writel((unsigned int)pDesc->tx_data_pt, AT91_BASE_SPI + AT91_SPI_TNPR);
  114. /* Intialize the Next Transmit and Next Receive Counters */
  115. writel(pDesc->rx_data_size, AT91_BASE_SPI + AT91_SPI_RNCR);
  116. writel(pDesc->tx_data_size, AT91_BASE_SPI + AT91_SPI_TNCR);
  117. }
  118. /* arm simple, non interrupt dependent timer */
  119. reset_timer_masked();
  120. timeout = 0;
  121. writel(AT91_SPI_TXTEN + AT91_SPI_RXTEN, AT91_BASE_SPI + AT91_SPI_PTCR);
  122. while (!(readl(AT91_BASE_SPI + AT91_SPI_SR) & AT91_SPI_RXBUFF) &&
  123. ((timeout = get_timer_masked()) < CONFIG_SYS_SPI_WRITE_TOUT));
  124. writel(AT91_SPI_TXTDIS + AT91_SPI_RXTDIS, AT91_BASE_SPI + AT91_SPI_PTCR);
  125. pDesc->state = IDLE;
  126. if (timeout >= CONFIG_SYS_SPI_WRITE_TOUT) {
  127. printf("Error Timeout\n\r");
  128. return DATAFLASH_ERROR;
  129. }
  130. return DATAFLASH_OK;
  131. }