speed.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102
  1. /*
  2. * (C) Copyright 2000-2007
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <ppc_asm.tmpl>
  25. #include <ppc4xx.h>
  26. #include <asm/processor.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. #define ONE_BILLION 1000000000
  29. #ifdef DEBUG
  30. #define DEBUGF(fmt,args...) printf(fmt ,##args)
  31. #else
  32. #define DEBUGF(fmt,args...)
  33. #endif
  34. #if defined(CONFIG_405GP) || defined(CONFIG_405CR)
  35. void get_sys_info (PPC4xx_SYS_INFO * sysInfo)
  36. {
  37. unsigned long pllmr;
  38. unsigned long sysClkPeriodPs = ONE_BILLION / (CONFIG_SYS_CLK_FREQ / 1000);
  39. uint pvr = get_pvr();
  40. unsigned long psr;
  41. unsigned long m;
  42. /*
  43. * Read PLL Mode register
  44. */
  45. pllmr = mfdcr (pllmd);
  46. /*
  47. * Read Pin Strapping register
  48. */
  49. psr = mfdcr (strap);
  50. /*
  51. * Determine FWD_DIV.
  52. */
  53. sysInfo->pllFwdDiv = 8 - ((pllmr & PLLMR_FWD_DIV_MASK) >> 29);
  54. /*
  55. * Determine FBK_DIV.
  56. */
  57. sysInfo->pllFbkDiv = ((pllmr & PLLMR_FB_DIV_MASK) >> 25);
  58. if (sysInfo->pllFbkDiv == 0) {
  59. sysInfo->pllFbkDiv = 16;
  60. }
  61. /*
  62. * Determine PLB_DIV.
  63. */
  64. sysInfo->pllPlbDiv = ((pllmr & PLLMR_CPU_TO_PLB_MASK) >> 17) + 1;
  65. /*
  66. * Determine PCI_DIV.
  67. */
  68. sysInfo->pllPciDiv = ((pllmr & PLLMR_PCI_TO_PLB_MASK) >> 13) + 1;
  69. /*
  70. * Determine EXTBUS_DIV.
  71. */
  72. sysInfo->pllExtBusDiv = ((pllmr & PLLMR_EXB_TO_PLB_MASK) >> 11) + 2;
  73. /*
  74. * Determine OPB_DIV.
  75. */
  76. sysInfo->pllOpbDiv = ((pllmr & PLLMR_OPB_TO_PLB_MASK) >> 15) + 1;
  77. /*
  78. * Check if PPC405GPr used (mask minor revision field)
  79. */
  80. if ((pvr & 0xfffffff0) == (PVR_405GPR_RB & 0xfffffff0)) {
  81. /*
  82. * Determine FWD_DIV B (only PPC405GPr with new mode strapping).
  83. */
  84. sysInfo->pllFwdDivB = 8 - (pllmr & PLLMR_FWDB_DIV_MASK);
  85. /*
  86. * Determine factor m depending on PLL feedback clock source
  87. */
  88. if (!(psr & PSR_PCI_ASYNC_EN)) {
  89. if (psr & PSR_NEW_MODE_EN) {
  90. /*
  91. * sync pci clock used as feedback (new mode)
  92. */
  93. m = 1 * sysInfo->pllFwdDivB * 2 * sysInfo->pllPciDiv;
  94. } else {
  95. /*
  96. * sync pci clock used as feedback (legacy mode)
  97. */
  98. m = 1 * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv * sysInfo->pllPciDiv;
  99. }
  100. } else if (psr & PSR_NEW_MODE_EN) {
  101. if (psr & PSR_PERCLK_SYNC_MODE_EN) {
  102. /*
  103. * PerClk used as feedback (new mode)
  104. */
  105. m = 1 * sysInfo->pllFwdDivB * 2 * sysInfo->pllExtBusDiv;
  106. } else {
  107. /*
  108. * CPU clock used as feedback (new mode)
  109. */
  110. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDiv;
  111. }
  112. } else if (sysInfo->pllExtBusDiv == sysInfo->pllFbkDiv) {
  113. /*
  114. * PerClk used as feedback (legacy mode)
  115. */
  116. m = 1 * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv * sysInfo->pllExtBusDiv;
  117. } else {
  118. /*
  119. * PLB clock used as feedback (legacy mode)
  120. */
  121. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv;
  122. }
  123. sysInfo->freqVCOHz = (1000000000000LL * (unsigned long long)m) /
  124. (unsigned long long)sysClkPeriodPs;
  125. sysInfo->freqProcessor = sysInfo->freqVCOHz / sysInfo->pllFwdDiv;
  126. sysInfo->freqPLB = sysInfo->freqVCOHz / (sysInfo->pllFwdDivB * sysInfo->pllPlbDiv);
  127. } else {
  128. /*
  129. * Check pllFwdDiv to see if running in bypass mode where the CPU speed
  130. * is equal to the 405GP SYS_CLK_FREQ. If not in bypass mode, check VCO
  131. * to make sure it is within the proper range.
  132. * spec: VCO = SYS_CLOCK x FBKDIV x PLBDIV x FWDDIV
  133. * Note freqVCO is calculated in Mhz to avoid errors introduced by rounding.
  134. */
  135. if (sysInfo->pllFwdDiv == 1) {
  136. sysInfo->freqProcessor = CONFIG_SYS_CLK_FREQ;
  137. sysInfo->freqPLB = CONFIG_SYS_CLK_FREQ / sysInfo->pllPlbDiv;
  138. } else {
  139. sysInfo->freqVCOHz = ( 1000000000000LL *
  140. (unsigned long long)sysInfo->pllFwdDiv *
  141. (unsigned long long)sysInfo->pllFbkDiv *
  142. (unsigned long long)sysInfo->pllPlbDiv
  143. ) / (unsigned long long)sysClkPeriodPs;
  144. sysInfo->freqPLB = (ONE_BILLION / ((sysClkPeriodPs * 10) /
  145. sysInfo->pllFbkDiv)) * 10000;
  146. sysInfo->freqProcessor = sysInfo->freqPLB * sysInfo->pllPlbDiv;
  147. }
  148. }
  149. sysInfo->freqUART = sysInfo->freqProcessor;
  150. }
  151. /********************************************
  152. * get_OPB_freq
  153. * return OPB bus freq in Hz
  154. *********************************************/
  155. ulong get_OPB_freq (void)
  156. {
  157. ulong val = 0;
  158. PPC4xx_SYS_INFO sys_info;
  159. get_sys_info (&sys_info);
  160. val = sys_info.freqPLB / sys_info.pllOpbDiv;
  161. return val;
  162. }
  163. /********************************************
  164. * get_PCI_freq
  165. * return PCI bus freq in Hz
  166. *********************************************/
  167. ulong get_PCI_freq (void)
  168. {
  169. ulong val;
  170. PPC4xx_SYS_INFO sys_info;
  171. get_sys_info (&sys_info);
  172. val = sys_info.freqPLB / sys_info.pllPciDiv;
  173. return val;
  174. }
  175. #elif defined(CONFIG_440)
  176. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  177. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  178. void get_sys_info (sys_info_t *sysInfo)
  179. {
  180. unsigned long temp;
  181. unsigned long reg;
  182. unsigned long lfdiv;
  183. unsigned long m;
  184. unsigned long prbdv0;
  185. /*
  186. WARNING: ASSUMES the following:
  187. ENG=1
  188. PRADV0=1
  189. PRBDV0=1
  190. */
  191. /* Decode CPR0_PLLD0 for divisors */
  192. mfcpr(clk_plld, reg);
  193. temp = (reg & PLLD_FWDVA_MASK) >> 16;
  194. sysInfo->pllFwdDivA = temp ? temp : 16;
  195. temp = (reg & PLLD_FWDVB_MASK) >> 8;
  196. sysInfo->pllFwdDivB = temp ? temp: 8 ;
  197. temp = (reg & PLLD_FBDV_MASK) >> 24;
  198. sysInfo->pllFbkDiv = temp ? temp : 32;
  199. lfdiv = reg & PLLD_LFBDV_MASK;
  200. mfcpr(clk_opbd, reg);
  201. temp = (reg & OPBDDV_MASK) >> 24;
  202. sysInfo->pllOpbDiv = temp ? temp : 4;
  203. mfcpr(clk_perd, reg);
  204. temp = (reg & PERDV_MASK) >> 24;
  205. sysInfo->pllExtBusDiv = temp ? temp : 8;
  206. mfcpr(clk_primbd, reg);
  207. temp = (reg & PRBDV_MASK) >> 24;
  208. prbdv0 = temp ? temp : 8;
  209. mfcpr(clk_spcid, reg);
  210. temp = (reg & SPCID_MASK) >> 24;
  211. sysInfo->pllPciDiv = temp ? temp : 4;
  212. /* Calculate 'M' based on feedback source */
  213. mfsdr(sdr_sdstp0, reg);
  214. temp = (reg & PLLSYS0_SEL_MASK) >> 27;
  215. if (temp == 0) { /* PLL output */
  216. /* Figure which pll to use */
  217. mfcpr(clk_pllc, reg);
  218. temp = (reg & PLLC_SRC_MASK) >> 29;
  219. if (!temp) /* PLLOUTA */
  220. m = sysInfo->pllFbkDiv * lfdiv * sysInfo->pllFwdDivA;
  221. else /* PLLOUTB */
  222. m = sysInfo->pllFbkDiv * lfdiv * sysInfo->pllFwdDivB;
  223. }
  224. else if (temp == 1) /* CPU output */
  225. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivA;
  226. else /* PerClk */
  227. m = sysInfo->pllExtBusDiv * sysInfo->pllOpbDiv * sysInfo->pllFwdDivB;
  228. /* Now calculate the individual clocks */
  229. sysInfo->freqVCOMhz = (m * CONFIG_SYS_CLK_FREQ) + (m>>1);
  230. sysInfo->freqProcessor = sysInfo->freqVCOMhz/sysInfo->pllFwdDivA;
  231. sysInfo->freqPLB = sysInfo->freqVCOMhz/sysInfo->pllFwdDivB/prbdv0;
  232. sysInfo->freqOPB = sysInfo->freqPLB/sysInfo->pllOpbDiv;
  233. sysInfo->freqEBC = sysInfo->freqPLB/sysInfo->pllExtBusDiv;
  234. sysInfo->freqPCI = sysInfo->freqPLB/sysInfo->pllPciDiv;
  235. sysInfo->freqUART = sysInfo->freqPLB;
  236. /* Figure which timer source to use */
  237. if (mfspr(ccr1) & 0x0080) { /* External Clock, assume same as SYS_CLK */
  238. temp = sysInfo->freqProcessor / 2; /* Max extern clock speed */
  239. if (CONFIG_SYS_CLK_FREQ > temp)
  240. sysInfo->freqTmrClk = temp;
  241. else
  242. sysInfo->freqTmrClk = CONFIG_SYS_CLK_FREQ;
  243. }
  244. else /* Internal clock */
  245. sysInfo->freqTmrClk = sysInfo->freqProcessor;
  246. }
  247. /********************************************
  248. * get_PCI_freq
  249. * return PCI bus freq in Hz
  250. *********************************************/
  251. ulong get_PCI_freq (void)
  252. {
  253. sys_info_t sys_info;
  254. get_sys_info (&sys_info);
  255. return sys_info.freqPCI;
  256. }
  257. #elif !defined(CONFIG_440GX) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  258. void get_sys_info (sys_info_t * sysInfo)
  259. {
  260. unsigned long strp0;
  261. unsigned long temp;
  262. unsigned long m;
  263. /* Extract configured divisors */
  264. strp0 = mfdcr( cpc0_strp0 );
  265. sysInfo->pllFwdDivA = 8 - ((strp0 & PLLSYS0_FWD_DIV_A_MASK) >> 15);
  266. sysInfo->pllFwdDivB = 8 - ((strp0 & PLLSYS0_FWD_DIV_B_MASK) >> 12);
  267. temp = (strp0 & PLLSYS0_FB_DIV_MASK) >> 18;
  268. sysInfo->pllFbkDiv = temp ? temp : 16;
  269. sysInfo->pllOpbDiv = 1 + ((strp0 & PLLSYS0_OPB_DIV_MASK) >> 10);
  270. sysInfo->pllExtBusDiv = 1 + ((strp0 & PLLSYS0_EPB_DIV_MASK) >> 8);
  271. /* Calculate 'M' based on feedback source */
  272. if( strp0 & PLLSYS0_EXTSL_MASK )
  273. m = sysInfo->pllExtBusDiv * sysInfo->pllOpbDiv * sysInfo->pllFwdDivB;
  274. else
  275. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivA;
  276. /* Now calculate the individual clocks */
  277. sysInfo->freqVCOMhz = (m * CONFIG_SYS_CLK_FREQ) + (m>>1);
  278. sysInfo->freqProcessor = sysInfo->freqVCOMhz/sysInfo->pllFwdDivA;
  279. sysInfo->freqPLB = sysInfo->freqVCOMhz/sysInfo->pllFwdDivB;
  280. if( get_pvr() == PVR_440GP_RB ) /* Rev B divs an extra 2 -- geez! */
  281. sysInfo->freqPLB >>= 1;
  282. sysInfo->freqOPB = sysInfo->freqPLB/sysInfo->pllOpbDiv;
  283. sysInfo->freqEBC = sysInfo->freqOPB/sysInfo->pllExtBusDiv;
  284. sysInfo->freqUART = sysInfo->freqPLB;
  285. }
  286. #else
  287. void get_sys_info (sys_info_t * sysInfo)
  288. {
  289. unsigned long strp0;
  290. unsigned long strp1;
  291. unsigned long temp;
  292. unsigned long temp1;
  293. unsigned long lfdiv;
  294. unsigned long m;
  295. unsigned long prbdv0;
  296. #if defined(CONFIG_YUCCA)
  297. unsigned long sys_freq;
  298. unsigned long sys_per=0;
  299. unsigned long msr;
  300. unsigned long pci_clock_per;
  301. unsigned long sdr_ddrpll;
  302. /*-------------------------------------------------------------------------+
  303. | Get the system clock period.
  304. +-------------------------------------------------------------------------*/
  305. sys_per = determine_sysper();
  306. msr = (mfmsr () & ~(MSR_EE)); /* disable interrupts */
  307. /*-------------------------------------------------------------------------+
  308. | Calculate the system clock speed from the period.
  309. +-------------------------------------------------------------------------*/
  310. sys_freq = (ONE_BILLION / sys_per) * 1000;
  311. #endif
  312. /* Extract configured divisors */
  313. mfsdr( sdr_sdstp0,strp0 );
  314. mfsdr( sdr_sdstp1,strp1 );
  315. temp = ((strp0 & PLLSYS0_FWD_DIV_A_MASK) >> 8);
  316. sysInfo->pllFwdDivA = temp ? temp : 16 ;
  317. temp = ((strp0 & PLLSYS0_FWD_DIV_B_MASK) >> 5);
  318. sysInfo->pllFwdDivB = temp ? temp: 8 ;
  319. temp = (strp0 & PLLSYS0_FB_DIV_MASK) >> 12;
  320. sysInfo->pllFbkDiv = temp ? temp : 32;
  321. temp = (strp0 & PLLSYS0_OPB_DIV_MASK);
  322. sysInfo->pllOpbDiv = temp ? temp : 4;
  323. temp = (strp1 & PLLSYS1_PERCLK_DIV_MASK) >> 24;
  324. sysInfo->pllExtBusDiv = temp ? temp : 4;
  325. prbdv0 = (strp0 >> 2) & 0x7;
  326. /* Calculate 'M' based on feedback source */
  327. temp = (strp0 & PLLSYS0_SEL_MASK) >> 27;
  328. temp1 = (strp1 & PLLSYS1_LF_DIV_MASK) >> 26;
  329. lfdiv = temp1 ? temp1 : 64;
  330. if (temp == 0) { /* PLL output */
  331. /* Figure which pll to use */
  332. temp = (strp0 & PLLSYS0_SRC_MASK) >> 30;
  333. if (!temp)
  334. m = sysInfo->pllFbkDiv * lfdiv * sysInfo->pllFwdDivA;
  335. else
  336. m = sysInfo->pllFbkDiv * lfdiv * sysInfo->pllFwdDivB;
  337. }
  338. else if (temp == 1) /* CPU output */
  339. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivA;
  340. else /* PerClk */
  341. m = sysInfo->pllExtBusDiv * sysInfo->pllOpbDiv * sysInfo->pllFwdDivB;
  342. /* Now calculate the individual clocks */
  343. #if defined(CONFIG_YUCCA)
  344. sysInfo->freqVCOMhz = (m * sys_freq) ;
  345. #else
  346. sysInfo->freqVCOMhz = (m * CONFIG_SYS_CLK_FREQ) + (m >> 1);
  347. #endif
  348. sysInfo->freqProcessor = sysInfo->freqVCOMhz/sysInfo->pllFwdDivA;
  349. sysInfo->freqPLB = sysInfo->freqVCOMhz/sysInfo->pllFwdDivB/prbdv0;
  350. sysInfo->freqOPB = sysInfo->freqPLB/sysInfo->pllOpbDiv;
  351. sysInfo->freqEBC = sysInfo->freqOPB/sysInfo->pllExtBusDiv;
  352. #if defined(CONFIG_YUCCA)
  353. /* Determine PCI Clock Period */
  354. pci_clock_per = determine_pci_clock_per();
  355. sysInfo->freqPCI = (ONE_BILLION/pci_clock_per) * 1000;
  356. mfsdr(sdr_ddr0, sdr_ddrpll);
  357. sysInfo->freqDDR = ((sysInfo->freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  358. #endif
  359. sysInfo->freqUART = sysInfo->freqPLB;
  360. }
  361. #endif
  362. #if defined(CONFIG_YUCCA)
  363. unsigned long determine_sysper(void)
  364. {
  365. unsigned int fpga_clocking_reg;
  366. unsigned int master_clock_selection;
  367. unsigned long master_clock_per = 0;
  368. unsigned long fb_div_selection;
  369. unsigned int vco_div_reg_value;
  370. unsigned long vco_div_selection;
  371. unsigned long sys_per = 0;
  372. int extClkVal;
  373. /*-------------------------------------------------------------------------+
  374. | Read FPGA reg 0 and reg 1 to get FPGA reg information
  375. +-------------------------------------------------------------------------*/
  376. fpga_clocking_reg = in16(FPGA_REG16);
  377. /* Determine Master Clock Source Selection */
  378. master_clock_selection = fpga_clocking_reg & FPGA_REG16_MASTER_CLK_MASK;
  379. switch(master_clock_selection) {
  380. case FPGA_REG16_MASTER_CLK_66_66:
  381. master_clock_per = PERIOD_66_66MHZ;
  382. break;
  383. case FPGA_REG16_MASTER_CLK_50:
  384. master_clock_per = PERIOD_50_00MHZ;
  385. break;
  386. case FPGA_REG16_MASTER_CLK_33_33:
  387. master_clock_per = PERIOD_33_33MHZ;
  388. break;
  389. case FPGA_REG16_MASTER_CLK_25:
  390. master_clock_per = PERIOD_25_00MHZ;
  391. break;
  392. case FPGA_REG16_MASTER_CLK_EXT:
  393. if ((extClkVal==EXTCLK_33_33)
  394. && (extClkVal==EXTCLK_50)
  395. && (extClkVal==EXTCLK_66_66)
  396. && (extClkVal==EXTCLK_83)) {
  397. /* calculate master clock period from external clock value */
  398. master_clock_per=(ONE_BILLION/extClkVal) * 1000;
  399. } else {
  400. /* Unsupported */
  401. DEBUGF ("%s[%d] *** master clock selection failed ***\n", __FUNCTION__,__LINE__);
  402. hang();
  403. }
  404. break;
  405. default:
  406. /* Unsupported */
  407. DEBUGF ("%s[%d] *** master clock selection failed ***\n", __FUNCTION__,__LINE__);
  408. hang();
  409. break;
  410. }
  411. /* Determine FB divisors values */
  412. if ((fpga_clocking_reg & FPGA_REG16_FB1_DIV_MASK) == FPGA_REG16_FB1_DIV_LOW) {
  413. if ((fpga_clocking_reg & FPGA_REG16_FB2_DIV_MASK) == FPGA_REG16_FB2_DIV_LOW)
  414. fb_div_selection = FPGA_FB_DIV_6;
  415. else
  416. fb_div_selection = FPGA_FB_DIV_12;
  417. } else {
  418. if ((fpga_clocking_reg & FPGA_REG16_FB2_DIV_MASK) == FPGA_REG16_FB2_DIV_LOW)
  419. fb_div_selection = FPGA_FB_DIV_10;
  420. else
  421. fb_div_selection = FPGA_FB_DIV_20;
  422. }
  423. /* Determine VCO divisors values */
  424. vco_div_reg_value = fpga_clocking_reg & FPGA_REG16_VCO_DIV_MASK;
  425. switch(vco_div_reg_value) {
  426. case FPGA_REG16_VCO_DIV_4:
  427. vco_div_selection = FPGA_VCO_DIV_4;
  428. break;
  429. case FPGA_REG16_VCO_DIV_6:
  430. vco_div_selection = FPGA_VCO_DIV_6;
  431. break;
  432. case FPGA_REG16_VCO_DIV_8:
  433. vco_div_selection = FPGA_VCO_DIV_8;
  434. break;
  435. case FPGA_REG16_VCO_DIV_10:
  436. default:
  437. vco_div_selection = FPGA_VCO_DIV_10;
  438. break;
  439. }
  440. if (master_clock_selection == FPGA_REG16_MASTER_CLK_EXT) {
  441. switch(master_clock_per) {
  442. case PERIOD_25_00MHZ:
  443. if (fb_div_selection == FPGA_FB_DIV_12) {
  444. if (vco_div_selection == FPGA_VCO_DIV_4)
  445. sys_per = PERIOD_75_00MHZ;
  446. if (vco_div_selection == FPGA_VCO_DIV_6)
  447. sys_per = PERIOD_50_00MHZ;
  448. }
  449. break;
  450. case PERIOD_33_33MHZ:
  451. if (fb_div_selection == FPGA_FB_DIV_6) {
  452. if (vco_div_selection == FPGA_VCO_DIV_4)
  453. sys_per = PERIOD_50_00MHZ;
  454. if (vco_div_selection == FPGA_VCO_DIV_6)
  455. sys_per = PERIOD_33_33MHZ;
  456. }
  457. if (fb_div_selection == FPGA_FB_DIV_10) {
  458. if (vco_div_selection == FPGA_VCO_DIV_4)
  459. sys_per = PERIOD_83_33MHZ;
  460. if (vco_div_selection == FPGA_VCO_DIV_10)
  461. sys_per = PERIOD_33_33MHZ;
  462. }
  463. if (fb_div_selection == FPGA_FB_DIV_12) {
  464. if (vco_div_selection == FPGA_VCO_DIV_4)
  465. sys_per = PERIOD_100_00MHZ;
  466. if (vco_div_selection == FPGA_VCO_DIV_6)
  467. sys_per = PERIOD_66_66MHZ;
  468. if (vco_div_selection == FPGA_VCO_DIV_8)
  469. sys_per = PERIOD_50_00MHZ;
  470. }
  471. break;
  472. case PERIOD_50_00MHZ:
  473. if (fb_div_selection == FPGA_FB_DIV_6) {
  474. if (vco_div_selection == FPGA_VCO_DIV_4)
  475. sys_per = PERIOD_75_00MHZ;
  476. if (vco_div_selection == FPGA_VCO_DIV_6)
  477. sys_per = PERIOD_50_00MHZ;
  478. }
  479. if (fb_div_selection == FPGA_FB_DIV_10) {
  480. if (vco_div_selection == FPGA_VCO_DIV_6)
  481. sys_per = PERIOD_83_33MHZ;
  482. if (vco_div_selection == FPGA_VCO_DIV_10)
  483. sys_per = PERIOD_50_00MHZ;
  484. }
  485. if (fb_div_selection == FPGA_FB_DIV_12) {
  486. if (vco_div_selection == FPGA_VCO_DIV_6)
  487. sys_per = PERIOD_100_00MHZ;
  488. if (vco_div_selection == FPGA_VCO_DIV_8)
  489. sys_per = PERIOD_75_00MHZ;
  490. }
  491. break;
  492. case PERIOD_66_66MHZ:
  493. if (fb_div_selection == FPGA_FB_DIV_6) {
  494. if (vco_div_selection == FPGA_VCO_DIV_4)
  495. sys_per = PERIOD_100_00MHZ;
  496. if (vco_div_selection == FPGA_VCO_DIV_6)
  497. sys_per = PERIOD_66_66MHZ;
  498. if (vco_div_selection == FPGA_VCO_DIV_8)
  499. sys_per = PERIOD_50_00MHZ;
  500. }
  501. if (fb_div_selection == FPGA_FB_DIV_10) {
  502. if (vco_div_selection == FPGA_VCO_DIV_8)
  503. sys_per = PERIOD_83_33MHZ;
  504. if (vco_div_selection == FPGA_VCO_DIV_10)
  505. sys_per = PERIOD_66_66MHZ;
  506. }
  507. if (fb_div_selection == FPGA_FB_DIV_12) {
  508. if (vco_div_selection == FPGA_VCO_DIV_8)
  509. sys_per = PERIOD_100_00MHZ;
  510. }
  511. break;
  512. default:
  513. break;
  514. }
  515. if (sys_per == 0) {
  516. /* Other combinations are not supported */
  517. DEBUGF ("%s[%d] *** sys period compute failed ***\n", __FUNCTION__,__LINE__);
  518. hang();
  519. }
  520. } else {
  521. /* calcul system clock without cheking */
  522. /* if engineering option clock no check is selected */
  523. /* sys_per = master_clock_per * vco_div_selection / fb_div_selection */
  524. sys_per = (master_clock_per/fb_div_selection) * vco_div_selection;
  525. }
  526. return(sys_per);
  527. }
  528. /*-------------------------------------------------------------------------+
  529. | determine_pci_clock_per.
  530. +-------------------------------------------------------------------------*/
  531. unsigned long determine_pci_clock_per(void)
  532. {
  533. unsigned long pci_clock_selection, pci_period;
  534. /*-------------------------------------------------------------------------+
  535. | Read FPGA reg 6 to get PCI 0 FPGA reg information
  536. +-------------------------------------------------------------------------*/
  537. pci_clock_selection = in16(FPGA_REG16); /* was reg6 averifier */
  538. pci_clock_selection = pci_clock_selection & FPGA_REG16_PCI0_CLK_MASK;
  539. switch (pci_clock_selection) {
  540. case FPGA_REG16_PCI0_CLK_133_33:
  541. pci_period = PERIOD_133_33MHZ;
  542. break;
  543. case FPGA_REG16_PCI0_CLK_100:
  544. pci_period = PERIOD_100_00MHZ;
  545. break;
  546. case FPGA_REG16_PCI0_CLK_66_66:
  547. pci_period = PERIOD_66_66MHZ;
  548. break;
  549. default:
  550. pci_period = PERIOD_33_33MHZ;;
  551. break;
  552. }
  553. return(pci_period);
  554. }
  555. #endif
  556. ulong get_OPB_freq (void)
  557. {
  558. sys_info_t sys_info;
  559. get_sys_info (&sys_info);
  560. return sys_info.freqOPB;
  561. }
  562. #elif defined(CONFIG_XILINX_ML300)
  563. extern void get_sys_info (sys_info_t * sysInfo);
  564. extern ulong get_PCI_freq (void);
  565. #elif defined(CONFIG_AP1000)
  566. void get_sys_info (sys_info_t * sysInfo)
  567. {
  568. sysInfo->freqProcessor = 240 * 1000 * 1000;
  569. sysInfo->freqPLB = 80 * 1000 * 1000;
  570. sysInfo->freqPCI = 33 * 1000 * 1000;
  571. }
  572. #elif defined(CONFIG_405)
  573. void get_sys_info (sys_info_t * sysInfo)
  574. {
  575. sysInfo->freqVCOMhz=3125000;
  576. sysInfo->freqProcessor=12*1000*1000;
  577. sysInfo->freqPLB=50*1000*1000;
  578. sysInfo->freqPCI=66*1000*1000;
  579. }
  580. #elif defined(CONFIG_405EP)
  581. void get_sys_info (PPC4xx_SYS_INFO * sysInfo)
  582. {
  583. unsigned long pllmr0;
  584. unsigned long pllmr1;
  585. unsigned long sysClkPeriodPs = ONE_BILLION / (CONFIG_SYS_CLK_FREQ / 1000);
  586. unsigned long m;
  587. unsigned long pllmr0_ccdv;
  588. /*
  589. * Read PLL Mode registers
  590. */
  591. pllmr0 = mfdcr (cpc0_pllmr0);
  592. pllmr1 = mfdcr (cpc0_pllmr1);
  593. /*
  594. * Determine forward divider A
  595. */
  596. sysInfo->pllFwdDiv = 8 - ((pllmr1 & PLLMR1_FWDVA_MASK) >> 16);
  597. /*
  598. * Determine forward divider B (should be equal to A)
  599. */
  600. sysInfo->pllFwdDivB = 8 - ((pllmr1 & PLLMR1_FWDVB_MASK) >> 12);
  601. /*
  602. * Determine FBK_DIV.
  603. */
  604. sysInfo->pllFbkDiv = ((pllmr1 & PLLMR1_FBMUL_MASK) >> 20);
  605. if (sysInfo->pllFbkDiv == 0)
  606. sysInfo->pllFbkDiv = 16;
  607. /*
  608. * Determine PLB_DIV.
  609. */
  610. sysInfo->pllPlbDiv = ((pllmr0 & PLLMR0_CPU_TO_PLB_MASK) >> 16) + 1;
  611. /*
  612. * Determine PCI_DIV.
  613. */
  614. sysInfo->pllPciDiv = (pllmr0 & PLLMR0_PCI_TO_PLB_MASK) + 1;
  615. /*
  616. * Determine EXTBUS_DIV.
  617. */
  618. sysInfo->pllExtBusDiv = ((pllmr0 & PLLMR0_EXB_TO_PLB_MASK) >> 8) + 2;
  619. /*
  620. * Determine OPB_DIV.
  621. */
  622. sysInfo->pllOpbDiv = ((pllmr0 & PLLMR0_OPB_TO_PLB_MASK) >> 12) + 1;
  623. /*
  624. * Determine the M factor
  625. */
  626. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivB;
  627. /*
  628. * Determine VCO clock frequency
  629. */
  630. sysInfo->freqVCOHz = (1000000000000LL * (unsigned long long)m) /
  631. (unsigned long long)sysClkPeriodPs;
  632. /*
  633. * Determine CPU clock frequency
  634. */
  635. pllmr0_ccdv = ((pllmr0 & PLLMR0_CPU_DIV_MASK) >> 20) + 1;
  636. if (pllmr1 & PLLMR1_SSCS_MASK) {
  637. /*
  638. * This is true if FWDVA == FWDVB:
  639. * sysInfo->freqProcessor = (CONFIG_SYS_CLK_FREQ * sysInfo->pllFbkDiv)
  640. * / pllmr0_ccdv;
  641. */
  642. sysInfo->freqProcessor = (CONFIG_SYS_CLK_FREQ * sysInfo->pllFbkDiv * sysInfo->pllFwdDivB)
  643. / sysInfo->pllFwdDiv / pllmr0_ccdv;
  644. } else {
  645. sysInfo->freqProcessor = CONFIG_SYS_CLK_FREQ / pllmr0_ccdv;
  646. }
  647. /*
  648. * Determine PLB clock frequency
  649. */
  650. sysInfo->freqPLB = sysInfo->freqProcessor / sysInfo->pllPlbDiv;
  651. sysInfo->freqEBC = sysInfo->freqPLB / sysInfo->pllExtBusDiv;
  652. sysInfo->freqUART = sysInfo->freqProcessor * pllmr0_ccdv;
  653. }
  654. /********************************************
  655. * get_OPB_freq
  656. * return OPB bus freq in Hz
  657. *********************************************/
  658. ulong get_OPB_freq (void)
  659. {
  660. ulong val = 0;
  661. PPC4xx_SYS_INFO sys_info;
  662. get_sys_info (&sys_info);
  663. val = sys_info.freqPLB / sys_info.pllOpbDiv;
  664. return val;
  665. }
  666. /********************************************
  667. * get_PCI_freq
  668. * return PCI bus freq in Hz
  669. *********************************************/
  670. ulong get_PCI_freq (void)
  671. {
  672. ulong val;
  673. PPC4xx_SYS_INFO sys_info;
  674. get_sys_info (&sys_info);
  675. val = sys_info.freqPLB / sys_info.pllPciDiv;
  676. return val;
  677. }
  678. #elif defined(CONFIG_405EZ)
  679. void get_sys_info (PPC4xx_SYS_INFO * sysInfo)
  680. {
  681. unsigned long cpr_plld;
  682. unsigned long cpr_pllc;
  683. unsigned long cpr_primad;
  684. unsigned long sysClkPeriodPs = ONE_BILLION / (CONFIG_SYS_CLK_FREQ/1000);
  685. unsigned long primad_cpudv;
  686. unsigned long m;
  687. /*
  688. * Read PLL Mode registers
  689. */
  690. mfcpr(cprplld, cpr_plld);
  691. mfcpr(cprpllc, cpr_pllc);
  692. /*
  693. * Determine forward divider A
  694. */
  695. sysInfo->pllFwdDiv = ((cpr_plld & PLLD_FWDVA_MASK) >> 16);
  696. /*
  697. * Determine forward divider B
  698. */
  699. sysInfo->pllFwdDivB = ((cpr_plld & PLLD_FWDVB_MASK) >> 8);
  700. if (sysInfo->pllFwdDivB == 0)
  701. sysInfo->pllFwdDivB = 8;
  702. /*
  703. * Determine FBK_DIV.
  704. */
  705. sysInfo->pllFbkDiv = ((cpr_plld & PLLD_FBDV_MASK) >> 24);
  706. if (sysInfo->pllFbkDiv == 0)
  707. sysInfo->pllFbkDiv = 256;
  708. /*
  709. * Read CPR_PRIMAD register
  710. */
  711. mfcpr(cprprimad, cpr_primad);
  712. /*
  713. * Determine PLB_DIV.
  714. */
  715. sysInfo->pllPlbDiv = ((cpr_primad & PRIMAD_PLBDV_MASK) >> 16);
  716. if (sysInfo->pllPlbDiv == 0)
  717. sysInfo->pllPlbDiv = 16;
  718. /*
  719. * Determine EXTBUS_DIV.
  720. */
  721. sysInfo->pllExtBusDiv = (cpr_primad & PRIMAD_EBCDV_MASK);
  722. if (sysInfo->pllExtBusDiv == 0)
  723. sysInfo->pllExtBusDiv = 16;
  724. /*
  725. * Determine OPB_DIV.
  726. */
  727. sysInfo->pllOpbDiv = ((cpr_primad & PRIMAD_OPBDV_MASK) >> 8);
  728. if (sysInfo->pllOpbDiv == 0)
  729. sysInfo->pllOpbDiv = 16;
  730. /*
  731. * Determine the M factor
  732. */
  733. if (cpr_pllc & PLLC_SRC_MASK)
  734. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivB;
  735. else
  736. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDiv;
  737. /*
  738. * Determine VCO clock frequency
  739. */
  740. sysInfo->freqVCOHz = (1000000000000LL * (unsigned long long)m) /
  741. (unsigned long long)sysClkPeriodPs;
  742. /*
  743. * Determine CPU clock frequency
  744. */
  745. primad_cpudv = ((cpr_primad & PRIMAD_CPUDV_MASK) >> 24);
  746. if (primad_cpudv == 0)
  747. primad_cpudv = 16;
  748. sysInfo->freqProcessor = (CONFIG_SYS_CLK_FREQ * m) /
  749. sysInfo->pllFwdDiv / primad_cpudv;
  750. /*
  751. * Determine PLB clock frequency
  752. */
  753. sysInfo->freqPLB = (CONFIG_SYS_CLK_FREQ * m) /
  754. sysInfo->pllFwdDiv / sysInfo->pllPlbDiv;
  755. sysInfo->freqEBC = (CONFIG_SYS_CLK_FREQ * sysInfo->pllFbkDiv) /
  756. sysInfo->pllExtBusDiv;
  757. sysInfo->freqUART = sysInfo->freqVCOHz;
  758. }
  759. /********************************************
  760. * get_OPB_freq
  761. * return OPB bus freq in Hz
  762. *********************************************/
  763. ulong get_OPB_freq (void)
  764. {
  765. ulong val = 0;
  766. PPC4xx_SYS_INFO sys_info;
  767. get_sys_info (&sys_info);
  768. val = (CONFIG_SYS_CLK_FREQ * sys_info.pllFbkDiv) / sys_info.pllOpbDiv;
  769. return val;
  770. }
  771. #elif defined(CONFIG_405EX)
  772. /*
  773. * TODO: We need to get the CPR registers and calculate these values correctly!!!!
  774. * We need the specs!!!!
  775. */
  776. static unsigned char get_fbdv(unsigned char index)
  777. {
  778. unsigned char ret = 0;
  779. /* This is table should be 256 bytes.
  780. * Only take first 52 values.
  781. */
  782. unsigned char fbdv_tb[] = {
  783. 0x00, 0xff, 0x7f, 0xfd,
  784. 0x7a, 0xf5, 0x6a, 0xd5,
  785. 0x2a, 0xd4, 0x29, 0xd3,
  786. 0x26, 0xcc, 0x19, 0xb3,
  787. 0x67, 0xce, 0x1d, 0xbb,
  788. 0x77, 0xee, 0x5d, 0xba,
  789. 0x74, 0xe9, 0x52, 0xa5,
  790. 0x4b, 0x96, 0x2c, 0xd8,
  791. 0x31, 0xe3, 0x46, 0x8d,
  792. 0x1b, 0xb7, 0x6f, 0xde,
  793. 0x3d, 0xfb, 0x76, 0xed,
  794. 0x5a, 0xb5, 0x6b, 0xd6,
  795. 0x2d, 0xdb, 0x36, 0xec,
  796. };
  797. if ((index & 0x7f) == 0)
  798. return 1;
  799. while (ret < sizeof (fbdv_tb)) {
  800. if (fbdv_tb[ret] == index)
  801. break;
  802. ret++;
  803. }
  804. ret++;
  805. return ret;
  806. }
  807. #define PLL_FBK_PLL_LOCAL 0
  808. #define PLL_FBK_CPU 1
  809. #define PLL_FBK_PERCLK 5
  810. void get_sys_info (sys_info_t * sysInfo)
  811. {
  812. unsigned long sysClkPeriodPs = ONE_BILLION / (CONFIG_SYS_CLK_FREQ / 1000);
  813. unsigned long m = 1;
  814. unsigned int tmp;
  815. unsigned char fwdva[16] = {
  816. 1, 2, 14, 9, 4, 11, 16, 13,
  817. 12, 5, 6, 15, 10, 7, 8, 3,
  818. };
  819. unsigned char sel, cpudv0, plb2xDiv;
  820. mfcpr(cpr0_plld, tmp);
  821. /*
  822. * Determine forward divider A
  823. */
  824. sysInfo->pllFwdDiv = fwdva[((tmp >> 16) & 0x0f)]; /* FWDVA */
  825. /*
  826. * Determine FBK_DIV.
  827. */
  828. sysInfo->pllFbkDiv = get_fbdv(((tmp >> 24) & 0x0ff)); /* FBDV */
  829. /*
  830. * Determine PLBDV0
  831. */
  832. sysInfo->pllPlbDiv = 2;
  833. /*
  834. * Determine PERDV0
  835. */
  836. mfcpr(cpr0_perd, tmp);
  837. tmp = (tmp >> 24) & 0x03;
  838. sysInfo->pllExtBusDiv = (tmp == 0) ? 4 : tmp;
  839. /*
  840. * Determine OPBDV0
  841. */
  842. mfcpr(cpr0_opbd, tmp);
  843. tmp = (tmp >> 24) & 0x03;
  844. sysInfo->pllOpbDiv = (tmp == 0) ? 4 : tmp;
  845. /* Determine PLB2XDV0 */
  846. mfcpr(cpr0_plbd, tmp);
  847. tmp = (tmp >> 16) & 0x07;
  848. plb2xDiv = (tmp == 0) ? 8 : tmp;
  849. /* Determine CPUDV0 */
  850. mfcpr(cpr0_cpud, tmp);
  851. tmp = (tmp >> 24) & 0x07;
  852. cpudv0 = (tmp == 0) ? 8 : tmp;
  853. /* Determine SEL(5:7) in CPR0_PLLC */
  854. mfcpr(cpr0_pllc, tmp);
  855. sel = (tmp >> 24) & 0x07;
  856. /*
  857. * Determine the M factor
  858. * PLL local: M = FBDV
  859. * CPU clock: M = FBDV * FWDVA * CPUDV0
  860. * PerClk : M = FBDV * FWDVA * PLB2XDV0 * PLBDV0(2) * OPBDV0 * PERDV0
  861. *
  862. */
  863. switch (sel) {
  864. case PLL_FBK_CPU:
  865. m = sysInfo->pllFwdDiv * cpudv0;
  866. break;
  867. case PLL_FBK_PERCLK:
  868. m = sysInfo->pllFwdDiv * plb2xDiv * 2
  869. * sysInfo->pllOpbDiv * sysInfo->pllExtBusDiv;
  870. break;
  871. case PLL_FBK_PLL_LOCAL:
  872. break;
  873. default:
  874. printf("%s unknown m\n", __FUNCTION__);
  875. return;
  876. }
  877. m *= sysInfo->pllFbkDiv;
  878. /*
  879. * Determine VCO clock frequency
  880. */
  881. sysInfo->freqVCOHz = (1000000000000LL * (unsigned long long)m) /
  882. (unsigned long long)sysClkPeriodPs;
  883. /*
  884. * Determine CPU clock frequency
  885. */
  886. sysInfo->freqProcessor = sysInfo->freqVCOHz / (sysInfo->pllFwdDiv * cpudv0);
  887. /*
  888. * Determine PLB clock frequency, ddr1x should be the same
  889. */
  890. sysInfo->freqPLB = sysInfo->freqVCOHz / (sysInfo->pllFwdDiv * plb2xDiv * 2);
  891. sysInfo->freqOPB = sysInfo->freqPLB/sysInfo->pllOpbDiv;
  892. sysInfo->freqDDR = sysInfo->freqPLB;
  893. sysInfo->freqEBC = sysInfo->freqOPB / sysInfo->pllExtBusDiv;
  894. sysInfo->freqUART = sysInfo->freqPLB;
  895. }
  896. /********************************************
  897. * get_OPB_freq
  898. * return OPB bus freq in Hz
  899. *********************************************/
  900. ulong get_OPB_freq (void)
  901. {
  902. ulong val = 0;
  903. PPC4xx_SYS_INFO sys_info;
  904. get_sys_info (&sys_info);
  905. val = sys_info.freqPLB / sys_info.pllOpbDiv;
  906. return val;
  907. }
  908. #endif
  909. int get_clocks (void)
  910. {
  911. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || \
  912. defined(CONFIG_405EP) || defined(CONFIG_405EZ) || \
  913. defined(CONFIG_405EX) || defined(CONFIG_405) || \
  914. defined(CONFIG_440)
  915. sys_info_t sys_info;
  916. get_sys_info (&sys_info);
  917. gd->cpu_clk = sys_info.freqProcessor;
  918. gd->bus_clk = sys_info.freqPLB;
  919. #endif /* defined(CONFIG_405GP) || defined(CONFIG_405CR) */
  920. #ifdef CONFIG_IOP480
  921. gd->cpu_clk = 66000000;
  922. gd->bus_clk = 66000000;
  923. #endif
  924. return (0);
  925. }
  926. /********************************************
  927. * get_bus_freq
  928. * return PLB bus freq in Hz
  929. *********************************************/
  930. ulong get_bus_freq (ulong dummy)
  931. {
  932. ulong val;
  933. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || \
  934. defined(CONFIG_405EP) || defined(CONFIG_405EZ) || \
  935. defined(CONFIG_405EX) || defined(CONFIG_405) || \
  936. defined(CONFIG_440)
  937. sys_info_t sys_info;
  938. get_sys_info (&sys_info);
  939. val = sys_info.freqPLB;
  940. #elif defined(CONFIG_IOP480)
  941. val = 66;
  942. #else
  943. # error get_bus_freq() not implemented
  944. #endif
  945. return val;
  946. }