ehci-mxc.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #include <common.h>
  19. #include <usb.h>
  20. #include <asm/io.h>
  21. #include <asm/arch/imx-regs.h>
  22. #include <usb/ehci-fsl.h>
  23. #include <errno.h>
  24. #include "ehci.h"
  25. #define USBCTRL_OTGBASE_OFFSET 0x600
  26. #define MX25_OTG_SIC_SHIFT 29
  27. #define MX25_OTG_SIC_MASK (0x3 << MX25_OTG_SIC_SHIFT)
  28. #define MX25_OTG_PM_BIT (1 << 24)
  29. #define MX25_OTG_PP_BIT (1 << 11)
  30. #define MX25_OTG_OCPOL_BIT (1 << 3)
  31. #define MX25_H1_SIC_SHIFT 21
  32. #define MX25_H1_SIC_MASK (0x3 << MX25_H1_SIC_SHIFT)
  33. #define MX25_H1_PP_BIT (1 << 18)
  34. #define MX25_H1_PM_BIT (1 << 16)
  35. #define MX25_H1_IPPUE_UP_BIT (1 << 7)
  36. #define MX25_H1_IPPUE_DOWN_BIT (1 << 6)
  37. #define MX25_H1_TLL_BIT (1 << 5)
  38. #define MX25_H1_USBTE_BIT (1 << 4)
  39. #define MX25_H1_OCPOL_BIT (1 << 2)
  40. #define MX31_OTG_SIC_SHIFT 29
  41. #define MX31_OTG_SIC_MASK (0x3 << MX31_OTG_SIC_SHIFT)
  42. #define MX31_OTG_PM_BIT (1 << 24)
  43. #define MX31_H2_SIC_SHIFT 21
  44. #define MX31_H2_SIC_MASK (0x3 << MX31_H2_SIC_SHIFT)
  45. #define MX31_H2_PM_BIT (1 << 16)
  46. #define MX31_H2_DT_BIT (1 << 5)
  47. #define MX31_H1_SIC_SHIFT 13
  48. #define MX31_H1_SIC_MASK (0x3 << MX31_H1_SIC_SHIFT)
  49. #define MX31_H1_PM_BIT (1 << 8)
  50. #define MX31_H1_DT_BIT (1 << 4)
  51. #define MX35_OTG_SIC_SHIFT 29
  52. #define MX35_OTG_SIC_MASK (0x3 << MX35_OTG_SIC_SHIFT)
  53. #define MX35_OTG_PM_BIT (1 << 24)
  54. #define MX35_OTG_PP_BIT (1 << 11)
  55. #define MX35_OTG_OCPOL_BIT (1 << 3)
  56. #define MX35_H1_SIC_SHIFT 21
  57. #define MX35_H1_SIC_MASK (0x3 << MX35_H1_SIC_SHIFT)
  58. #define MX35_H1_PP_BIT (1 << 18)
  59. #define MX35_H1_PM_BIT (1 << 16)
  60. #define MX35_H1_IPPUE_UP_BIT (1 << 7)
  61. #define MX35_H1_IPPUE_DOWN_BIT (1 << 6)
  62. #define MX35_H1_TLL_BIT (1 << 5)
  63. #define MX35_H1_USBTE_BIT (1 << 4)
  64. #define MX35_H1_OCPOL_BIT (1 << 2)
  65. static int mxc_set_usbcontrol(int port, unsigned int flags)
  66. {
  67. unsigned int v;
  68. v = readl(IMX_USB_BASE + USBCTRL_OTGBASE_OFFSET);
  69. #if defined(CONFIG_MX25)
  70. switch (port) {
  71. case 0: /* OTG port */
  72. v &= ~(MX25_OTG_SIC_MASK | MX25_OTG_PM_BIT | MX25_OTG_PP_BIT |
  73. MX25_OTG_OCPOL_BIT);
  74. v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX25_OTG_SIC_SHIFT;
  75. if (!(flags & MXC_EHCI_POWER_PINS_ENABLED))
  76. v |= MX25_OTG_PM_BIT;
  77. if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
  78. v |= MX25_OTG_PP_BIT;
  79. if (!(flags & MXC_EHCI_OC_PIN_ACTIVE_LOW))
  80. v |= MX25_OTG_OCPOL_BIT;
  81. break;
  82. case 1: /* H1 port */
  83. v &= ~(MX25_H1_SIC_MASK | MX25_H1_PM_BIT | MX25_H1_PP_BIT |
  84. MX25_H1_OCPOL_BIT | MX25_H1_TLL_BIT |
  85. MX25_H1_USBTE_BIT | MX25_H1_IPPUE_DOWN_BIT |
  86. MX25_H1_IPPUE_UP_BIT);
  87. v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX25_H1_SIC_SHIFT;
  88. if (!(flags & MXC_EHCI_POWER_PINS_ENABLED))
  89. v |= MX25_H1_PM_BIT;
  90. if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
  91. v |= MX25_H1_PP_BIT;
  92. if (!(flags & MXC_EHCI_OC_PIN_ACTIVE_LOW))
  93. v |= MX25_H1_OCPOL_BIT;
  94. if (!(flags & MXC_EHCI_TTL_ENABLED))
  95. v |= MX25_H1_TLL_BIT;
  96. if (flags & MXC_EHCI_INTERNAL_PHY)
  97. v |= MX25_H1_USBTE_BIT;
  98. if (flags & MXC_EHCI_IPPUE_DOWN)
  99. v |= MX25_H1_IPPUE_DOWN_BIT;
  100. if (flags & MXC_EHCI_IPPUE_UP)
  101. v |= MX25_H1_IPPUE_UP_BIT;
  102. break;
  103. default:
  104. return -EINVAL;
  105. }
  106. #elif defined(CONFIG_MX31)
  107. switch (port) {
  108. case 0: /* OTG port */
  109. v &= ~(MX31_OTG_SIC_MASK | MX31_OTG_PM_BIT);
  110. v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX31_OTG_SIC_SHIFT;
  111. if (!(flags & MXC_EHCI_POWER_PINS_ENABLED))
  112. v |= MX31_OTG_PM_BIT;
  113. break;
  114. case 1: /* H1 port */
  115. v &= ~(MX31_H1_SIC_MASK | MX31_H1_PM_BIT | MX31_H1_DT_BIT);
  116. v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX31_H1_SIC_SHIFT;
  117. if (!(flags & MXC_EHCI_POWER_PINS_ENABLED))
  118. v |= MX31_H1_PM_BIT;
  119. if (!(flags & MXC_EHCI_TTL_ENABLED))
  120. v |= MX31_H1_DT_BIT;
  121. break;
  122. case 2: /* H2 port */
  123. v &= ~(MX31_H2_SIC_MASK | MX31_H2_PM_BIT | MX31_H2_DT_BIT);
  124. v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX31_H2_SIC_SHIFT;
  125. if (!(flags & MXC_EHCI_POWER_PINS_ENABLED))
  126. v |= MX31_H2_PM_BIT;
  127. if (!(flags & MXC_EHCI_TTL_ENABLED))
  128. v |= MX31_H2_DT_BIT;
  129. break;
  130. default:
  131. return -EINVAL;
  132. }
  133. #elif defined(CONFIG_MX35)
  134. switch (port) {
  135. case 0: /* OTG port */
  136. v &= ~(MX35_OTG_SIC_MASK | MX35_OTG_PM_BIT | MX35_OTG_PP_BIT |
  137. MX35_OTG_OCPOL_BIT);
  138. v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX35_OTG_SIC_SHIFT;
  139. if (!(flags & MXC_EHCI_POWER_PINS_ENABLED))
  140. v |= MX35_OTG_PM_BIT;
  141. if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
  142. v |= MX35_OTG_PP_BIT;
  143. if (!(flags & MXC_EHCI_OC_PIN_ACTIVE_LOW))
  144. v |= MX35_OTG_OCPOL_BIT;
  145. break;
  146. case 1: /* H1 port */
  147. v &= ~(MX35_H1_SIC_MASK | MX35_H1_PM_BIT | MX35_H1_PP_BIT |
  148. MX35_H1_OCPOL_BIT | MX35_H1_TLL_BIT |
  149. MX35_H1_USBTE_BIT | MX35_H1_IPPUE_DOWN_BIT |
  150. MX35_H1_IPPUE_UP_BIT);
  151. v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX35_H1_SIC_SHIFT;
  152. if (!(flags & MXC_EHCI_POWER_PINS_ENABLED))
  153. v |= MX35_H1_PM_BIT;
  154. if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
  155. v |= MX35_H1_PP_BIT;
  156. if (!(flags & MXC_EHCI_OC_PIN_ACTIVE_LOW))
  157. v |= MX35_H1_OCPOL_BIT;
  158. if (!(flags & MXC_EHCI_TTL_ENABLED))
  159. v |= MX35_H1_TLL_BIT;
  160. if (flags & MXC_EHCI_INTERNAL_PHY)
  161. v |= MX35_H1_USBTE_BIT;
  162. if (flags & MXC_EHCI_IPPUE_DOWN)
  163. v |= MX35_H1_IPPUE_DOWN_BIT;
  164. if (flags & MXC_EHCI_IPPUE_UP)
  165. v |= MX35_H1_IPPUE_UP_BIT;
  166. break;
  167. default:
  168. return -EINVAL;
  169. }
  170. #else
  171. #error MXC EHCI USB driver not supported on this platform
  172. #endif
  173. writel(v, IMX_USB_BASE + USBCTRL_OTGBASE_OFFSET);
  174. return 0;
  175. }
  176. int ehci_hcd_init(int index, struct ehci_hccr **hccr, struct ehci_hcor **hcor)
  177. {
  178. struct usb_ehci *ehci;
  179. #ifdef CONFIG_MX31
  180. struct clock_control_regs *sc_regs =
  181. (struct clock_control_regs *)CCM_BASE;
  182. __raw_readl(&sc_regs->ccmr);
  183. __raw_writel(__raw_readl(&sc_regs->ccmr) | (1 << 9), &sc_regs->ccmr) ;
  184. #endif
  185. udelay(80);
  186. ehci = (struct usb_ehci *)(IMX_USB_BASE +
  187. IMX_USB_PORT_OFFSET * CONFIG_MXC_USB_PORT);
  188. *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
  189. *hcor = (struct ehci_hcor *)((uint32_t) *hccr +
  190. HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
  191. setbits_le32(&ehci->usbmode, CM_HOST);
  192. __raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
  193. mxc_set_usbcontrol(CONFIG_MXC_USB_PORT, CONFIG_MXC_USB_FLAGS);
  194. #ifdef CONFIG_MX35
  195. /* Workaround for ENGcm11601 */
  196. __raw_writel(0, &ehci->sbuscfg);
  197. #endif
  198. udelay(10000);
  199. return 0;
  200. }
  201. /*
  202. * Destroy the appropriate control structures corresponding
  203. * the the EHCI host controller.
  204. */
  205. int ehci_hcd_stop(int index)
  206. {
  207. return 0;
  208. }