clock.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Aneesh V <aneesh@ti.com>
  6. * Sricharan R <r.sricharan@ti.com>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef _CLOCKS_OMAP5_H_
  27. #define _CLOCKS_OMAP5_H_
  28. #include <common.h>
  29. #include <asm/omap_common.h>
  30. /*
  31. * Assuming a maximum of 1.5 GHz ARM speed and a minimum of 2 cycles per
  32. * loop, allow for a minimum of 2 ms wait (in reality the wait will be
  33. * much more than that)
  34. */
  35. #define LDELAY 1000000
  36. /* CM_DLL_CTRL */
  37. #define CM_DLL_CTRL_OVERRIDE_SHIFT 0
  38. #define CM_DLL_CTRL_OVERRIDE_MASK (1 << 0)
  39. #define CM_DLL_CTRL_NO_OVERRIDE 0
  40. /* CM_CLKMODE_DPLL */
  41. #define CM_CLKMODE_DPLL_REGM4XEN_SHIFT 11
  42. #define CM_CLKMODE_DPLL_REGM4XEN_MASK (1 << 11)
  43. #define CM_CLKMODE_DPLL_LPMODE_EN_SHIFT 10
  44. #define CM_CLKMODE_DPLL_LPMODE_EN_MASK (1 << 10)
  45. #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_SHIFT 9
  46. #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK (1 << 9)
  47. #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_SHIFT 8
  48. #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
  49. #define CM_CLKMODE_DPLL_RAMP_RATE_SHIFT 5
  50. #define CM_CLKMODE_DPLL_RAMP_RATE_MASK (0x7 << 5)
  51. #define CM_CLKMODE_DPLL_EN_SHIFT 0
  52. #define CM_CLKMODE_DPLL_EN_MASK (0x7 << 0)
  53. #define CM_CLKMODE_DPLL_DPLL_EN_SHIFT 0
  54. #define CM_CLKMODE_DPLL_DPLL_EN_MASK 7
  55. #define DPLL_EN_STOP 1
  56. #define DPLL_EN_MN_BYPASS 4
  57. #define DPLL_EN_LOW_POWER_BYPASS 5
  58. #define DPLL_EN_FAST_RELOCK_BYPASS 6
  59. #define DPLL_EN_LOCK 7
  60. /* CM_IDLEST_DPLL fields */
  61. #define ST_DPLL_CLK_MASK 1
  62. /* SGX */
  63. #define CLKSEL_GPU_HYD_GCLK_MASK (1 << 25)
  64. #define CLKSEL_GPU_CORE_GCLK_MASK (1 << 24)
  65. /* CM_CLKSEL_DPLL */
  66. #define CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT 24
  67. #define CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK (0xFF << 24)
  68. #define CM_CLKSEL_DPLL_M_SHIFT 8
  69. #define CM_CLKSEL_DPLL_M_MASK (0x7FF << 8)
  70. #define CM_CLKSEL_DPLL_N_SHIFT 0
  71. #define CM_CLKSEL_DPLL_N_MASK 0x7F
  72. #define CM_CLKSEL_DCC_EN_SHIFT 22
  73. #define CM_CLKSEL_DCC_EN_MASK (1 << 22)
  74. /* CM_SYS_CLKSEL */
  75. #define CM_SYS_CLKSEL_SYS_CLKSEL_MASK 7
  76. /* CM_CLKSEL_CORE */
  77. #define CLKSEL_CORE_SHIFT 0
  78. #define CLKSEL_L3_SHIFT 4
  79. #define CLKSEL_L4_SHIFT 8
  80. #define CLKSEL_CORE_X2_DIV_1 0
  81. #define CLKSEL_L3_CORE_DIV_2 1
  82. #define CLKSEL_L4_L3_DIV_2 1
  83. /* CM_ABE_PLL_REF_CLKSEL */
  84. #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT 0
  85. #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK 1
  86. #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK 0
  87. #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK 1
  88. /* CM_BYPCLK_DPLL_IVA */
  89. #define CM_BYPCLK_DPLL_IVA_CLKSEL_SHIFT 0
  90. #define CM_BYPCLK_DPLL_IVA_CLKSEL_MASK 3
  91. #define DPLL_IVA_CLKSEL_CORE_X2_DIV_2 1
  92. /* CM_SHADOW_FREQ_CONFIG1 */
  93. #define SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK 1
  94. #define SHADOW_FREQ_CONFIG1_DLL_OVERRIDE_MASK 4
  95. #define SHADOW_FREQ_CONFIG1_DLL_RESET_MASK 8
  96. #define SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT 8
  97. #define SHADOW_FREQ_CONFIG1_DPLL_EN_MASK (7 << 8)
  98. #define SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT 11
  99. #define SHADOW_FREQ_CONFIG1_M2_DIV_MASK (0x1F << 11)
  100. /*CM_<clock_domain>__CLKCTRL */
  101. #define CD_CLKCTRL_CLKTRCTRL_SHIFT 0
  102. #define CD_CLKCTRL_CLKTRCTRL_MASK 3
  103. #define CD_CLKCTRL_CLKTRCTRL_NO_SLEEP 0
  104. #define CD_CLKCTRL_CLKTRCTRL_SW_SLEEP 1
  105. #define CD_CLKCTRL_CLKTRCTRL_SW_WKUP 2
  106. #define CD_CLKCTRL_CLKTRCTRL_HW_AUTO 3
  107. /* CM_<clock_domain>_<module>_CLKCTRL */
  108. #define MODULE_CLKCTRL_MODULEMODE_SHIFT 0
  109. #define MODULE_CLKCTRL_MODULEMODE_MASK 3
  110. #define MODULE_CLKCTRL_IDLEST_SHIFT 16
  111. #define MODULE_CLKCTRL_IDLEST_MASK (3 << 16)
  112. #define MODULE_CLKCTRL_MODULEMODE_SW_DISABLE 0
  113. #define MODULE_CLKCTRL_MODULEMODE_HW_AUTO 1
  114. #define MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN 2
  115. #define MODULE_CLKCTRL_IDLEST_FULLY_FUNCTIONAL 0
  116. #define MODULE_CLKCTRL_IDLEST_TRANSITIONING 1
  117. #define MODULE_CLKCTRL_IDLEST_IDLE 2
  118. #define MODULE_CLKCTRL_IDLEST_DISABLED 3
  119. /* CM_L4PER_GPIO4_CLKCTRL */
  120. #define GPIO4_CLKCTRL_OPTFCLKEN_MASK (1 << 8)
  121. /* CM_L3INIT_HSMMCn_CLKCTRL */
  122. #define HSMMC_CLKCTRL_CLKSEL_MASK (1 << 24)
  123. #define HSMMC_CLKCTRL_CLKSEL_DIV_MASK (1 << 25)
  124. /* CM_WKUP_GPTIMER1_CLKCTRL */
  125. #define GPTIMER1_CLKCTRL_CLKSEL_MASK (1 << 24)
  126. /* CM_CAM_ISS_CLKCTRL */
  127. #define ISS_CLKCTRL_OPTFCLKEN_MASK (1 << 8)
  128. /* CM_DSS_DSS_CLKCTRL */
  129. #define DSS_CLKCTRL_OPTFCLKEN_MASK 0xF00
  130. /* CM_L3INIT_USBPHY_CLKCTRL */
  131. #define USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK 8
  132. /* CM_MPU_MPU_CLKCTRL */
  133. #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_SHIFT 24
  134. #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK (3 << 24)
  135. #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_SHIFT 26
  136. #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK (1 << 26)
  137. /* CM_WKUPAON_SCRM_CLKCTRL */
  138. #define OPTFCLKEN_SCRM_PER_SHIFT 9
  139. #define OPTFCLKEN_SCRM_PER_MASK (1 << 9)
  140. #define OPTFCLKEN_SCRM_CORE_SHIFT 8
  141. #define OPTFCLKEN_SCRM_CORE_MASK (1 << 8)
  142. /* CM_COREAON_IO_SRCOMP_CLKCTRL */
  143. #define OPTFCLKEN_SRCOMP_FCLK_SHIFT 8
  144. #define OPTFCLKEN_SRCOMP_FCLK_MASK (1 << 8)
  145. /* PRM_RSTTIME */
  146. #define RSTTIME1_SHIFT 0
  147. #define RSTTIME1_MASK (0x3ff << 0)
  148. /* Clock frequencies */
  149. #define OMAP_SYS_CLK_IND_38_4_MHZ 6
  150. /* PRM_VC_VAL_BYPASS */
  151. #define PRM_VC_I2C_CHANNEL_FREQ_KHZ 400
  152. /* SMPS */
  153. #define SMPS_I2C_SLAVE_ADDR 0x12
  154. #define SMPS_REG_ADDR_12_MPU 0x23
  155. #define SMPS_REG_ADDR_45_IVA 0x2B
  156. #define SMPS_REG_ADDR_8_CORE 0x37
  157. /* PALMAS VOLTAGE SETTINGS in mv for OPP_NOMINAL */
  158. /* ES1.0 settings */
  159. #define VDD_MPU 1040
  160. #define VDD_MM 1040
  161. #define VDD_CORE 1040
  162. #define VDD_MPU_LOW 890
  163. #define VDD_MM_LOW 890
  164. #define VDD_CORE_LOW 890
  165. /* ES2.0 settings */
  166. #define VDD_MPU_ES2 1060
  167. #define VDD_MM_ES2 1025
  168. #define VDD_CORE_ES2 1040
  169. #define VDD_MPU_ES2_HIGH 1250
  170. #define VDD_MM_ES2_OD 1120
  171. #define VDD_MPU_ES2_LOW 880
  172. #define VDD_MM_ES2_LOW 880
  173. /* TPS659038 Voltage settings in mv for OPP_NOMINAL */
  174. #define VDD_MPU_DRA752 1090
  175. #define VDD_EVE_DRA752 1060
  176. #define VDD_GPU_DRA752 1060
  177. #define VDD_CORE_DRA752 1030
  178. #define VDD_IVA_DRA752 1060
  179. /* Efuse register offsets for DRA7xx platform */
  180. #define DRA752_EFUSE_BASE 0x4A002000
  181. #define DRA752_EFUSE_REGBITS 16
  182. /* STD_FUSE_OPP_VMIN_IVA_2 */
  183. #define STD_FUSE_OPP_VMIN_IVA_NOM (DRA752_EFUSE_BASE + 0x05CC)
  184. /* STD_FUSE_OPP_VMIN_IVA_3 */
  185. #define STD_FUSE_OPP_VMIN_IVA_OD (DRA752_EFUSE_BASE + 0x05D0)
  186. /* STD_FUSE_OPP_VMIN_IVA_4 */
  187. #define STD_FUSE_OPP_VMIN_IVA_HIGH (DRA752_EFUSE_BASE + 0x05D4)
  188. /* STD_FUSE_OPP_VMIN_DSPEVE_2 */
  189. #define STD_FUSE_OPP_VMIN_DSPEVE_NOM (DRA752_EFUSE_BASE + 0x05E0)
  190. /* STD_FUSE_OPP_VMIN_DSPEVE_3 */
  191. #define STD_FUSE_OPP_VMIN_DSPEVE_OD (DRA752_EFUSE_BASE + 0x05E4)
  192. /* STD_FUSE_OPP_VMIN_DSPEVE_4 */
  193. #define STD_FUSE_OPP_VMIN_DSPEVE_HIGH (DRA752_EFUSE_BASE + 0x05E8)
  194. /* STD_FUSE_OPP_VMIN_CORE_2 */
  195. #define STD_FUSE_OPP_VMIN_CORE_NOM (DRA752_EFUSE_BASE + 0x05F4)
  196. /* STD_FUSE_OPP_VMIN_GPU_2 */
  197. #define STD_FUSE_OPP_VMIN_GPU_NOM (DRA752_EFUSE_BASE + 0x1B08)
  198. /* STD_FUSE_OPP_VMIN_GPU_3 */
  199. #define STD_FUSE_OPP_VMIN_GPU_OD (DRA752_EFUSE_BASE + 0x1B0C)
  200. /* STD_FUSE_OPP_VMIN_GPU_4 */
  201. #define STD_FUSE_OPP_VMIN_GPU_HIGH (DRA752_EFUSE_BASE + 0x1B10)
  202. /* STD_FUSE_OPP_VMIN_MPU_2 */
  203. #define STD_FUSE_OPP_VMIN_MPU_NOM (DRA752_EFUSE_BASE + 0x1B20)
  204. /* STD_FUSE_OPP_VMIN_MPU_3 */
  205. #define STD_FUSE_OPP_VMIN_MPU_OD (DRA752_EFUSE_BASE + 0x1B24)
  206. /* STD_FUSE_OPP_VMIN_MPU_4 */
  207. #define STD_FUSE_OPP_VMIN_MPU_HIGH (DRA752_EFUSE_BASE + 0x1B28)
  208. /* Standard offset is 0.5v expressed in uv */
  209. #define PALMAS_SMPS_BASE_VOLT_UV 500000
  210. /* TPS659038 */
  211. #define TPS659038_I2C_SLAVE_ADDR 0x58
  212. #define TPS659038_REG_ADDR_SMPS12_MPU 0x23
  213. #define TPS659038_REG_ADDR_SMPS45_EVE 0x2B
  214. #define TPS659038_REG_ADDR_SMPS6_GPU 0x2F
  215. #define TPS659038_REG_ADDR_SMPS7_CORE 0x33
  216. #define TPS659038_REG_ADDR_SMPS8_IVA 0x37
  217. /* TPS */
  218. #define TPS62361_I2C_SLAVE_ADDR 0x60
  219. #define TPS62361_REG_ADDR_SET0 0x0
  220. #define TPS62361_REG_ADDR_SET1 0x1
  221. #define TPS62361_REG_ADDR_SET2 0x2
  222. #define TPS62361_REG_ADDR_SET3 0x3
  223. #define TPS62361_REG_ADDR_CTRL 0x4
  224. #define TPS62361_REG_ADDR_TEMP 0x5
  225. #define TPS62361_REG_ADDR_RMP_CTRL 0x6
  226. #define TPS62361_REG_ADDR_CHIP_ID 0x8
  227. #define TPS62361_REG_ADDR_CHIP_ID_2 0x9
  228. #define TPS62361_BASE_VOLT_MV 500
  229. #define TPS62361_VSEL0_GPIO 7
  230. #define DPLL_NO_LOCK 0
  231. #define DPLL_LOCK 1
  232. /*
  233. * MAX value for PRM_RSTTIME[9:0]RSTTIME1 stored is 0x3ff.
  234. * 0x3ff is in the no of FUNC_32K_CLK cycles. Converting cycles
  235. * into microsec and passing the value.
  236. */
  237. #define CONFIG_DEFAULT_OMAP_RESET_TIME_MAX_USEC 31219
  238. #ifdef CONFIG_DRA7XX
  239. #define V_OSCK 20000000 /* Clock output from T2 */
  240. #else
  241. #define V_OSCK 19200000 /* Clock output from T2 */
  242. #endif
  243. #define V_SCLK V_OSCK
  244. #endif /* _CLOCKS_OMAP5_H_ */