m28evk.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * DENX M28 module
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/gpio.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/imx-regs.h>
  29. #include <asm/arch/iomux-mx28.h>
  30. #include <asm/arch/clock.h>
  31. #include <asm/arch/sys_proto.h>
  32. #include <linux/mii.h>
  33. #include <miiphy.h>
  34. #include <netdev.h>
  35. #include <errno.h>
  36. DECLARE_GLOBAL_DATA_PTR;
  37. /*
  38. * Functions
  39. */
  40. int board_early_init_f(void)
  41. {
  42. /* IO0 clock at 480MHz */
  43. mxs_set_ioclk(MXC_IOCLK0, 480000);
  44. /* IO1 clock at 480MHz */
  45. mxs_set_ioclk(MXC_IOCLK1, 480000);
  46. /* SSP0 clock at 96MHz */
  47. mxs_set_sspclk(MXC_SSPCLK0, 96000, 0);
  48. /* SSP2 clock at 160MHz */
  49. mxs_set_sspclk(MXC_SSPCLK2, 160000, 0);
  50. #ifdef CONFIG_CMD_USB
  51. mxs_iomux_setup_pad(MX28_PAD_SSP2_SS1__USB1_OVERCURRENT);
  52. mxs_iomux_setup_pad(MX28_PAD_AUART3_TX__GPIO_3_13 |
  53. MXS_PAD_12MA | MXS_PAD_3V3 | MXS_PAD_PULLUP);
  54. gpio_direction_output(MX28_PAD_AUART3_TX__GPIO_3_13, 0);
  55. mxs_iomux_setup_pad(MX28_PAD_AUART3_RX__GPIO_3_12 |
  56. MXS_PAD_12MA | MXS_PAD_3V3 | MXS_PAD_PULLUP);
  57. gpio_direction_output(MX28_PAD_AUART3_RX__GPIO_3_12, 0);
  58. #endif
  59. return 0;
  60. }
  61. int board_init(void)
  62. {
  63. /* Adress of boot parameters */
  64. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  65. return 0;
  66. }
  67. int dram_init(void)
  68. {
  69. return mxs_dram_init();
  70. }
  71. #ifdef CONFIG_CMD_MMC
  72. static int m28_mmc_wp(int id)
  73. {
  74. if (id != 0) {
  75. printf("MXS MMC: Invalid card selected (card id = %d)\n", id);
  76. return 1;
  77. }
  78. return gpio_get_value(MX28_PAD_AUART2_CTS__GPIO_3_10);
  79. }
  80. int board_mmc_init(bd_t *bis)
  81. {
  82. /* Configure WP as input. */
  83. gpio_direction_input(MX28_PAD_AUART2_CTS__GPIO_3_10);
  84. /* Turn on the power to the card. */
  85. gpio_direction_output(MX28_PAD_PWM3__GPIO_3_28, 0);
  86. return mxsmmc_initialize(bis, 0, m28_mmc_wp, NULL);
  87. }
  88. #endif
  89. #ifdef CONFIG_CMD_NET
  90. #define MII_OPMODE_STRAP_OVERRIDE 0x16
  91. #define MII_PHY_CTRL1 0x1e
  92. #define MII_PHY_CTRL2 0x1f
  93. int fecmxc_mii_postcall(int phy)
  94. {
  95. #if defined(CONFIG_DENX_M28_V11) || defined(CONFIG_DENX_M28_V10)
  96. /* KZ8031 PHY on old boards. */
  97. const uint32_t freq = 0x0080;
  98. #else
  99. /* KZ8021 PHY on new boards. */
  100. const uint32_t freq = 0x0000;
  101. #endif
  102. miiphy_write("FEC1", phy, MII_BMCR, 0x9000);
  103. miiphy_write("FEC1", phy, MII_OPMODE_STRAP_OVERRIDE, 0x0202);
  104. if (phy == 3)
  105. miiphy_write("FEC1", 3, MII_PHY_CTRL2, 0x8100 | freq);
  106. return 0;
  107. }
  108. int board_eth_init(bd_t *bis)
  109. {
  110. struct mxs_clkctrl_regs *clkctrl_regs =
  111. (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
  112. struct eth_device *dev;
  113. int ret;
  114. ret = cpu_eth_init(bis);
  115. clrsetbits_le32(&clkctrl_regs->hw_clkctrl_enet,
  116. CLKCTRL_ENET_TIME_SEL_MASK | CLKCTRL_ENET_CLK_OUT_EN,
  117. CLKCTRL_ENET_TIME_SEL_RMII_CLK);
  118. #if !defined(CONFIG_DENX_M28_V11) && !defined(CONFIG_DENX_M28_V10)
  119. /* Reset the new PHY */
  120. gpio_direction_output(MX28_PAD_AUART2_RTS__GPIO_3_11, 0);
  121. udelay(10000);
  122. gpio_set_value(MX28_PAD_AUART2_RTS__GPIO_3_11, 1);
  123. udelay(10000);
  124. #endif
  125. ret = fecmxc_initialize_multi(bis, 0, 0, MXS_ENET0_BASE);
  126. if (ret) {
  127. printf("FEC MXS: Unable to init FEC0\n");
  128. return ret;
  129. }
  130. ret = fecmxc_initialize_multi(bis, 1, 3, MXS_ENET1_BASE);
  131. if (ret) {
  132. printf("FEC MXS: Unable to init FEC1\n");
  133. return ret;
  134. }
  135. dev = eth_get_dev_by_name("FEC0");
  136. if (!dev) {
  137. printf("FEC MXS: Unable to get FEC0 device entry\n");
  138. return -EINVAL;
  139. }
  140. ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
  141. if (ret) {
  142. printf("FEC MXS: Unable to register FEC0 mii postcall\n");
  143. return ret;
  144. }
  145. dev = eth_get_dev_by_name("FEC1");
  146. if (!dev) {
  147. printf("FEC MXS: Unable to get FEC1 device entry\n");
  148. return -EINVAL;
  149. }
  150. ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
  151. if (ret) {
  152. printf("FEC MXS: Unable to register FEC1 mii postcall\n");
  153. return ret;
  154. }
  155. return ret;
  156. }
  157. #endif