MPC8568MDS.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8568mds board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /* High Level Configuration Options */
  28. #define CONFIG_BOOKE 1 /* BOOKE */
  29. #define CONFIG_E500 1 /* BOOKE e500 family */
  30. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */
  31. #define CONFIG_MPC8568 1 /* MPC8568 specific */
  32. #define CONFIG_MPC8568MDS 1 /* MPC8568MDS board specific */
  33. #define CONFIG_PCI
  34. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  35. #define CONFIG_QE /* Enable QE */
  36. #define CONFIG_ENV_OVERWRITE
  37. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  38. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  39. /*#define CONFIG_DDR_2T_TIMING Sets the 2T timing bit */
  40. /*#define CONFIG_DDR_ECC*/ /* only for ECC DDR module */
  41. /*#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER*/ /* DDR controller or DMA? */
  42. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  43. /*
  44. * When initializing flash, if we cannot find the manufacturer ID,
  45. * assume this is the AMD flash associated with the MDS board.
  46. * This allows booting from a promjet.
  47. */
  48. #define CONFIG_ASSUME_AMD_FLASH
  49. #define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
  50. #ifndef __ASSEMBLY__
  51. extern unsigned long get_clock_freq(void);
  52. #endif /*Replace a call to get_clock_freq (after it is implemented)*/
  53. #define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
  54. /*
  55. * These can be toggled for performance analysis, otherwise use default.
  56. */
  57. #define CONFIG_L2_CACHE /* toggle L2 cache */
  58. #define CONFIG_BTB /* toggle branch predition */
  59. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  60. /*
  61. * Only possible on E500 Version 2 or newer cores.
  62. */
  63. #define CONFIG_ENABLE_36BIT_PHYS 1
  64. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  65. #undef CFG_DRAM_TEST /* memory test, takes time */
  66. #define CFG_MEMTEST_START 0x00200000 /* memtest works on */
  67. #define CFG_MEMTEST_END 0x00400000
  68. /*
  69. * Base addresses -- Note these are effective addresses where the
  70. * actual resources get mapped (not physical addresses)
  71. */
  72. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  73. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  74. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  75. /*
  76. * DDR Setup
  77. */
  78. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  79. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  80. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  81. /*
  82. * Make sure required options are set
  83. */
  84. #ifndef CONFIG_SPD_EEPROM
  85. #error ("CONFIG_SPD_EEPROM is required")
  86. #endif
  87. #undef CONFIG_CLOCKS_IN_MHZ
  88. /*
  89. * Local Bus Definitions
  90. */
  91. /*
  92. * FLASH on the Local Bus
  93. * Two banks, 8M each, using the CFI driver.
  94. * Boot from BR0/OR0 bank at 0xff00_0000
  95. * Alternate BR1/OR1 bank at 0xff80_0000
  96. *
  97. * BR0, BR1:
  98. * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
  99. * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
  100. * Port Size = 16 bits = BRx[19:20] = 10
  101. * Use GPCM = BRx[24:26] = 000
  102. * Valid = BRx[31] = 1
  103. *
  104. * 0 4 8 12 16 20 24 28
  105. * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
  106. * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
  107. *
  108. * OR0, OR1:
  109. * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
  110. * Reserved ORx[17:18] = 11, confusion here?
  111. * CSNT = ORx[20] = 1
  112. * ACS = half cycle delay = ORx[21:22] = 11
  113. * SCY = 6 = ORx[24:27] = 0110
  114. * TRLX = use relaxed timing = ORx[29] = 1
  115. * EAD = use external address latch delay = OR[31] = 1
  116. *
  117. * 0 4 8 12 16 20 24 28
  118. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
  119. */
  120. #define CFG_BCSR_BASE 0xf8000000
  121. #define CFG_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
  122. /*Chip select 0 - Flash*/
  123. #define CFG_BR0_PRELIM 0xfe001001
  124. #define CFG_OR0_PRELIM 0xfe006ff7
  125. /*Chip slelect 1 - BCSR*/
  126. #define CFG_BR1_PRELIM 0xf8000801
  127. #define CFG_OR1_PRELIM 0xffffe9f7
  128. /*#define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE} */
  129. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  130. #define CFG_MAX_FLASH_SECT 512 /* sectors per device */
  131. #undef CFG_FLASH_CHECKSUM
  132. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  133. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  134. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  135. #define CFG_FLASH_CFI_DRIVER
  136. #define CFG_FLASH_CFI
  137. #define CFG_FLASH_EMPTY_INFO
  138. /*
  139. * SDRAM on the LocalBus
  140. */
  141. #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  142. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  143. /*Chip select 2 - SDRAM*/
  144. #define CFG_BR2_PRELIM 0xf0001861
  145. #define CFG_OR2_PRELIM 0xfc006901
  146. #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  147. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  148. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  149. #define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  150. /*
  151. * LSDMR masks
  152. */
  153. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  154. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  155. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  156. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  157. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  158. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  159. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  160. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  161. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  162. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  163. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  164. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  165. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  166. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  167. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  168. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  169. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  170. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  171. /*
  172. * Common settings for all Local Bus SDRAM commands.
  173. * At run time, either BSMA1516 (for CPU 1.1)
  174. * or BSMA1617 (for CPU 1.0) (old)
  175. * is OR'ed in too.
  176. */
  177. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \
  178. | CFG_LBC_LSDMR_PRETOACT7 \
  179. | CFG_LBC_LSDMR_ACTTORW7 \
  180. | CFG_LBC_LSDMR_BL8 \
  181. | CFG_LBC_LSDMR_WRC4 \
  182. | CFG_LBC_LSDMR_CL3 \
  183. | CFG_LBC_LSDMR_RFEN \
  184. )
  185. /*
  186. * The bcsr registers are connected to CS3 on MDS.
  187. * The new memory map places bcsr at 0xf8000000.
  188. *
  189. * For BR3, need:
  190. * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
  191. * port-size = 8-bits = BR[19:20] = 01
  192. * no parity checking = BR[21:22] = 00
  193. * GPMC for MSEL = BR[24:26] = 000
  194. * Valid = BR[31] = 1
  195. *
  196. * 0 4 8 12 16 20 24 28
  197. * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
  198. *
  199. * For OR3, need:
  200. * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
  201. * disable buffer ctrl OR[19] = 0
  202. * CSNT OR[20] = 1
  203. * ACS OR[21:22] = 11
  204. * XACS OR[23] = 1
  205. * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
  206. * SETA OR[28] = 0
  207. * TRLX OR[29] = 1
  208. * EHTR OR[30] = 1
  209. * EAD extra time OR[31] = 1
  210. *
  211. * 0 4 8 12 16 20 24 28
  212. * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
  213. */
  214. #define CFG_BCSR (0xf8000000)
  215. /*Chip slelect 4 - PIB*/
  216. #define CFG_BR4_PRELIM 0xf8008801
  217. #define CFG_OR4_PRELIM 0xffffe9f7
  218. /*Chip select 5 - PIB*/
  219. #define CFG_BR5_PRELIM 0xf8010801
  220. #define CFG_OR5_PRELIM 0xffff69f7
  221. #define CONFIG_L1_INIT_RAM
  222. #define CFG_INIT_RAM_LOCK 1
  223. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  224. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  225. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  226. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  227. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  228. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  229. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  230. /* Serial Port */
  231. #define CONFIG_CONS_INDEX 1
  232. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  233. #define CFG_NS16550
  234. #define CFG_NS16550_SERIAL
  235. #define CFG_NS16550_REG_SIZE 1
  236. #define CFG_NS16550_CLK get_bus_freq(0)
  237. #define CFG_BAUDRATE_TABLE \
  238. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  239. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  240. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  241. /* Use the HUSH parser*/
  242. #define CFG_HUSH_PARSER
  243. #ifdef CFG_HUSH_PARSER
  244. #define CFG_PROMPT_HUSH_PS2 "> "
  245. #endif
  246. /* pass open firmware flat tree */
  247. #define CONFIG_OF_FLAT_TREE 1
  248. #define CONFIG_OF_BOARD_SETUP 1
  249. #define OF_CPU "PowerPC,8568@0"
  250. #define OF_SOC "soc8568@e0000000"
  251. #define OF_QE "qe@e0080000"
  252. #define OF_TBCLK (bd->bi_busfreq / 8)
  253. #define OF_STDOUT_PATH "/soc8568@e0000000/serial@4500"
  254. /*
  255. * I2C
  256. */
  257. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  258. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  259. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  260. #define CONFIG_I2C_MULTI_BUS
  261. #define CONFIG_I2C_CMD_TREE
  262. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  263. #define CFG_I2C_EEPROM_ADDR 0x52
  264. #define CFG_I2C_SLAVE 0x7F
  265. #define CFG_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  266. #define CFG_I2C_OFFSET 0x3000
  267. #define CFG_I2C2_OFFSET 0x3100
  268. /*
  269. * General PCI
  270. * Memory Addresses are mapped 1-1. I/O is mapped from 0
  271. */
  272. #define CFG_PCI1_MEM_BASE 0x80000000
  273. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  274. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  275. #define CFG_PCI1_IO_BASE 0x00000000
  276. #define CFG_PCI1_IO_PHYS 0xe2000000
  277. #define CFG_PCI1_IO_SIZE 0x00800000 /* 8M */
  278. #define CFG_PEX_MEM_BASE 0xa0000000
  279. #define CFG_PEX_MEM_PHYS CFG_PEX_MEM_BASE
  280. #define CFG_PEX_MEM_SIZE 0x10000000 /* 256M */
  281. #define CFG_PEX_IO_BASE 0x00000000
  282. #define CFG_PEX_IO_PHYS 0xe2800000
  283. #define CFG_PEX_IO_SIZE 0x00800000 /* 8M */
  284. #define CFG_SRIO_MEM_BASE 0xc0000000
  285. #ifdef CONFIG_QE
  286. /*
  287. * QE UEC ethernet configuration
  288. */
  289. #define CONFIG_UEC_ETH
  290. #ifndef CONFIG_TSEC_ENET
  291. #define CONFIG_ETHPRIME "FSL UEC0"
  292. #endif
  293. #define CONFIG_PHY_MODE_NEED_CHANGE
  294. #define CONFIG_eTSEC_MDIO_BUS
  295. #ifdef CONFIG_eTSEC_MDIO_BUS
  296. #define CONFIG_MIIM_ADDRESS 0xE0024520
  297. #endif
  298. #define CONFIG_UEC_ETH1 /* GETH1 */
  299. #ifdef CONFIG_UEC_ETH1
  300. #define CFG_UEC1_UCC_NUM 0 /* UCC1 */
  301. #define CFG_UEC1_RX_CLK QE_CLK_NONE
  302. #define CFG_UEC1_TX_CLK QE_CLK16
  303. #define CFG_UEC1_ETH_TYPE GIGA_ETH
  304. #define CFG_UEC1_PHY_ADDR 7
  305. #define CFG_UEC1_INTERFACE_MODE ENET_1000_GMII
  306. #endif
  307. #define CONFIG_UEC_ETH2 /* GETH2 */
  308. #ifdef CONFIG_UEC_ETH2
  309. #define CFG_UEC2_UCC_NUM 1 /* UCC2 */
  310. #define CFG_UEC2_RX_CLK QE_CLK_NONE
  311. #define CFG_UEC2_TX_CLK QE_CLK16
  312. #define CFG_UEC2_ETH_TYPE GIGA_ETH
  313. #define CFG_UEC2_PHY_ADDR 1
  314. #define CFG_UEC2_INTERFACE_MODE ENET_1000_GMII
  315. #endif
  316. #endif /* CONFIG_QE */
  317. #if defined(CONFIG_PCI)
  318. #define CONFIG_NET_MULTI
  319. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  320. #undef CONFIG_EEPRO100
  321. #undef CONFIG_TULIP
  322. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  323. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  324. #endif /* CONFIG_PCI */
  325. #ifndef CONFIG_NET_MULTI
  326. #define CONFIG_NET_MULTI 1
  327. #endif
  328. #if defined(CONFIG_TSEC_ENET)
  329. #define CONFIG_MII 1 /* MII PHY management */
  330. #define CONFIG_TSEC1 1
  331. #define CONFIG_TSEC1_NAME "eTSEC0"
  332. #define CONFIG_TSEC2 1
  333. #define CONFIG_TSEC2_NAME "eTSEC1"
  334. #define TSEC1_PHY_ADDR 2
  335. #define TSEC2_PHY_ADDR 3
  336. #define TSEC1_PHYIDX 0
  337. #define TSEC2_PHYIDX 0
  338. #define TSEC1_FLAGS TSEC_GIGABIT
  339. #define TSEC2_FLAGS TSEC_GIGABIT
  340. /* Options are: eTSEC[0-1] */
  341. #define CONFIG_ETHPRIME "eTSEC0"
  342. #endif /* CONFIG_TSEC_ENET */
  343. /*
  344. * Environment
  345. */
  346. #define CFG_ENV_IS_IN_FLASH 1
  347. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  348. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  349. #define CFG_ENV_SIZE 0x2000
  350. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  351. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  352. /*
  353. * BOOTP options
  354. */
  355. #define CONFIG_BOOTP_BOOTFILESIZE
  356. #define CONFIG_BOOTP_BOOTPATH
  357. #define CONFIG_BOOTP_GATEWAY
  358. #define CONFIG_BOOTP_HOSTNAME
  359. /*
  360. * Command line configuration.
  361. */
  362. #include <config_cmd_default.h>
  363. #define CONFIG_CMD_PING
  364. #define CONFIG_CMD_I2C
  365. #define CONFIG_CMD_MII
  366. #if defined(CONFIG_PCI)
  367. #define CONFIG_CMD_PCI
  368. #endif
  369. #undef CONFIG_WATCHDOG /* watchdog disabled */
  370. /*
  371. * Miscellaneous configurable options
  372. */
  373. #define CFG_LONGHELP /* undef to save memory */
  374. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  375. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  376. #if defined(CONFIG_CMD_KGDB)
  377. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  378. #else
  379. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  380. #endif
  381. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  382. #define CFG_MAXARGS 16 /* max number of command args */
  383. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  384. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  385. /*
  386. * For booting Linux, the board info and command line data
  387. * have to be in the first 8 MB of memory, since this is
  388. * the maximum mapped by the Linux kernel during initialization.
  389. */
  390. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  391. /* Cache Configuration */
  392. #define CFG_DCACHE_SIZE 32768
  393. #define CFG_CACHELINE_SIZE 32
  394. #if defined(CONFIG_CMD_KGDB)
  395. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  396. #endif
  397. /*
  398. * Internal Definitions
  399. *
  400. * Boot Flags
  401. */
  402. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  403. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  404. #if defined(CONFIG_CMD_KGDB)
  405. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  406. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  407. #endif
  408. /*
  409. * Environment Configuration
  410. */
  411. /* The mac addresses for all ethernet interface */
  412. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
  413. #define CONFIG_HAS_ETH0
  414. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  415. #define CONFIG_HAS_ETH1
  416. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  417. #define CONFIG_HAS_ETH2
  418. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  419. #define CONFIG_HAS_ETH3
  420. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  421. #endif
  422. #define CONFIG_IPADDR 192.168.1.253
  423. #define CONFIG_HOSTNAME unknown
  424. #define CONFIG_ROOTPATH /nfsroot
  425. #define CONFIG_BOOTFILE your.uImage
  426. #define CONFIG_SERVERIP 192.168.1.1
  427. #define CONFIG_GATEWAYIP 192.168.1.1
  428. #define CONFIG_NETMASK 255.255.255.0
  429. #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
  430. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  431. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  432. #define CONFIG_BAUDRATE 115200
  433. #define CONFIG_EXTRA_ENV_SETTINGS \
  434. "netdev=eth0\0" \
  435. "consoledev=ttyS0\0" \
  436. "ramdiskaddr=600000\0" \
  437. "ramdiskfile=your.ramdisk.u-boot\0" \
  438. "fdtaddr=400000\0" \
  439. "fdtfile=your.fdt.dtb\0" \
  440. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  441. "nfsroot=$serverip:$rootpath " \
  442. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  443. "console=$consoledev,$baudrate $othbootargs\0" \
  444. "ramargs=setenv bootargs root=/dev/ram rw " \
  445. "console=$consoledev,$baudrate $othbootargs\0" \
  446. #define CONFIG_NFSBOOTCOMMAND \
  447. "run nfsargs;" \
  448. "tftp $loadaddr $bootfile;" \
  449. "tftp $fdtaddr $fdtfile;" \
  450. "bootm $loadaddr - $fdtaddr"
  451. #define CONFIG_RAMBOOTCOMMAND \
  452. "run ramargs;" \
  453. "tftp $ramdiskaddr $ramdiskfile;" \
  454. "tftp $loadaddr $bootfile;" \
  455. "bootm $loadaddr $ramdiskaddr"
  456. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  457. #endif /* __CONFIG_H */